

# EFR32FG22 Wireless Gecko SoC Family Data Sheet



The EFR32FG22 Wireless Gecko proprietary protocol family of SoCs is part of the Wireless Gecko portfolio. EFR32FG22 Wireless Gecko SoCs are ideal for enabling energy-friendly proprietary protocol networking for IoT devices.

The single-die solution combines a 38.4 MHz Cortex-M33 with a high performance 2.4 GHz radio to provide an industry-leading, energy efficient, wireless SoC for IoT connected applications.

Wireless Gecko applications include:

- Electronic Shelf Labels
- · Home and Building Automation and Security
- · Industrial Automation
- · Commercial and Retail Lighting and Sensing

#### KEY FEATURES

- 32-bit ARM® Cortex®-M33 core with 38.4 MHz maximum operating frequency
- · Up to 512 kB of flash and 32 kB of RAM
- Energy-efficient radio core with low active and sleep currents
- Integrated PA with up to 6 dBm (2.4 GHz) TX power
- Secure Boot with Root of Trust and Secure Loader (RTSL)
- RFSENSE with selective OOK mode



## 1. Feature List

The EFR32FG22 highlighted features are listed below.

- Low Power Wireless System-on-Chip
  - High Performance 32-bit 38.4 MHz ARM Cortex<sup>®</sup>-M33 with DSP instruction and floating-point unit for efficient signal processing
  - Up to 512 kB flash program memory
  - Up to 32 kB RAM data memory
  - 2.4 GHz radio operation
- Radio Performance
  - -102.3 dBm sensitivity @ 250 kbps O-QPSK DSSS
  - -98.9 dBm sensitivity @ 1 Mbit/s GFSK
  - · -96.2 dBm sensitivity @ 2 Mbit/s GFSK
  - TX power up to 6 dBm
  - · 2.5 mA radio receive current
  - 3.4 mA radio transmit current @ 0 dBm output power
  - 7.5 mA radio transmit current @ 6 dBm output power

## Low System Energy Consumption

- 3.6 mA RX current (1 Mbps GFSK)
- 3.9 mA RX current (250 kbps O-QPSK DSSS)
- 4.1 mA TX current @ 0 dBm output power
- 8.2 mA TX current @ 6 dBm output power
- 26 µA/MHz in Active Mode (EM0) at 38.4 MHz
- 1.20 µA EM2 DeepSleep current (8 kB RAM retention and RTC running from LFRCO)
- 0.17 µA EM4 current

## Supported Modulation Format

- 2 (G)FSK with fully configurable shaping
- OQPSK DSSS
- (G)MSK

## Protocol Support

Proprietary

#### • Wide selection of MCU peripherals

- · Analog to Digital Converter (ADC)
  - 12-bit @ 1 Msps
  - 16-bit @ 76.9 ksps
- Up to 26 General Purpose I/O pins with output state retention and asynchronous interrupts
- 8 Channel DMA Controller
- 12 Channel Peripheral Reflex System (PRS)
- 4 × 16-bit Timer/Counter with 3 Compare/Capture/PWM channels
- 1 × 32-bit Timer/Counter with 3 Compare/Capture/PWM channels
- 32-bit Real Time Counter
- · 24-bit Low Energy Timer for waveform generation
- 1 × Watchdog Timer
- 2 × Universal Synchronous/Asynchronous Receiver/Transmitter (UART/SPI/SmartCard (ISO 7816)/IrDA/I<sup>2</sup>S)
- 1 × Enhanced Universal Asynchronous Receiver/Transmitter (EUART)
- 2 × I<sup>2</sup>C interface with SMBus support
- · Digital microphone interface (PDM)
- · RFSENSE with selective OOK mode
- Die temperature sensor with +/-1.5 degree C accuracy after single-point calibration

## Wide Operating Range

- 1.71 V to 3.8 V single power supply
- -40 °C to 85 °C
- Security Features
  - · Secure Boot with Root of Trust and Secure Loader (RTSL)
  - Hardware Cryptographic Acceleration for AES128/256, SHA-1, SHA-2 (up to 256-bit), ECC (up to 256-bit), ECDSA, and ECDH
  - True Random Number Generator (TRNG) compliant with NIST SP800-90 and AIS-31
  - ARM<sup>®</sup> TrustZone<sup>®</sup>
  - Secure Debug with lock/unlock
- Packages
  - QFN40 5 mm × 5 mm × 0.85 mm
  - QFN32 4 mm × 4 mm × 0.85 mm

## 2. Ordering Information

| Table | 2.1. | Ordering | Information |
|-------|------|----------|-------------|
|-------|------|----------|-------------|

| Ordering Code           | Protocol<br>Stack | Max TX<br>Power | Max CPU<br>Speed | LFRCO  | Flash<br>(kB) | RAM<br>(kB) | GPIO | Package | Temp Range   |
|-------------------------|-------------------|-----------------|------------------|--------|---------------|-------------|------|---------|--------------|
| EFR32FG22C121F512GM40-C | Proprietary       | 6 dBm           | 38.4 MHz         | Normal | 512           | 32          | 26   | QFN40   | -40 to 85 °C |
| EFR32FG22C121F512GM32-C | Proprietary       | 6 dBm           | 38.4 MHz         | Normal | 512           | 32          | 18   | QFN32   | -40 to 85 °C |





| Field                 | Options                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product Family        | EFR32FG22: Gecko 22 Family                                                                                                                                                                                                                                                                                                                                                                                                    |
| Security              | C: Secure Boot with RTSL                                                                                                                                                                                                                                                                                                                                                                                                      |
| Features [f1][f2][f3] | <ul> <li>f1</li> <li>1: MCU Frequency of 38.4 MHz</li> <li>2: MCU Frequency of 76.8 MHz</li> <li>f2</li> <li>f2</li> <li>1: 0 dBm output power</li> <li>2: 6 dBm output power</li> <li>f3</li> <li>1: No Direction finding, without Precision LFRCO</li> <li>2: No Direction finding, with Precision LFRCO</li> <li>3: Direction finding, with Precision LFRCO</li> <li>4: Direction finding, with Precision LFRCO</li> </ul> |
| Memory                | • <b>F</b> : Flash                                                                                                                                                                                                                                                                                                                                                                                                            |
| Size                  | Memory Size in kBytes                                                                                                                                                                                                                                                                                                                                                                                                         |
| Temperature Grade     | <ul> <li>G: -40 to +85 °C</li> <li>I: -40 to +125 °C</li> </ul>                                                                                                                                                                                                                                                                                                                                                               |
| Package               | <ul> <li>M: QFN</li> <li>N: TQFN</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                   |
| Pins                  | Number of Package Pins                                                                                                                                                                                                                                                                                                                                                                                                        |
| Revision              | • C: Revision C                                                                                                                                                                                                                                                                                                                                                                                                               |
| Tape & Reel           | • R: Tape & Reel (optional)                                                                                                                                                                                                                                                                                                                                                                                                   |

## **Table of Contents**

| 1. | Feature List                                                           | . 2 |
|----|------------------------------------------------------------------------|-----|
| 2. | Ordering Information                                                   | . 3 |
| 3. | System Overview                                                        | . 8 |
|    | 3.1 Introduction                                                       | . 8 |
|    | 3.2 Radio                                                              | . 8 |
|    | 3.2.1 Antenna Interface                                                | . 8 |
|    | 3.2.2 Fractional-N Frequency Synthesizer                               |     |
|    | 3.2.3 Receiver Architecture                                            |     |
|    | 3.2.4 Transmitter Architecture                                         |     |
|    | 3.2.5 Packet and State Trace    3.2.6 Data Buffering                   |     |
|    | 3.2.7 Radio Controller (RAC).                                          |     |
|    | 3.2.8 RFSENSE Interface.                                               |     |
|    | 3.3 General Purpose Input/Output (GPIO)                                |     |
|    |                                                                        |     |
|    | 3.4 Clocking                                                           |     |
|    | 3.4.2 Internal and External Oscillators.                               |     |
|    | 3.5 Counters/Timers and PWM.                                           |     |
|    | 3.5.1 Timer/Counter (TIMER)                                            |     |
|    | 3.5.2 Low Energy Timer (LETIMER)                                       |     |
|    | 3.5.3 Real Time Clock with Capture (RTCC)                              |     |
|    | 3.5.4 Back-Up Real Time Counter (BURTC)                                |     |
|    | 3.5.5 Watchdog Timer (WDOG)                                            | .11 |
|    | 3.6 Communications and Other Digital Peripherals                       | .11 |
|    | 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART). |     |
|    | 3.6.2 Enhanced Universal Asynchronous Receiver/Transmitter (EUART)     | .11 |
|    | 3.6.3 Inter-Integrated Circuit Interface (I <sup>2</sup> C)            | .11 |
|    | 3.6.4 Peripheral Reflex System (PRS)                                   |     |
|    | 3.6.5 Pulse Density Modulation (PDM) Interface                         | .12 |
|    | 3.7 Security Features                                                  |     |
|    | 3.7.1 Secure Boot with Root of Trust and Secure Loader (RTSL)          |     |
|    | 3.7.2 Cryptographic Accelerator.                                       |     |
|    | 3.7.3 True Random Number Generator                                     |     |
|    | 3.7.4 Secure Debug with Lock/Unlock                                    |     |
|    | 3.8 Analog                                                             |     |
|    | 3.8.1 Analog to Digital Converter (IADC)                               |     |
|    | 3.9 Power                                                              |     |
|    | 3.9.1 Energy Management Unit (EMU)                                     |     |
|    | 3.9.2 Voltage Scaling       3.9.3 DC-DC Converter                      |     |
|    | 3.9.4 Power Domains                                                    |     |
|    |                                                                        |     |
|    | 3.10 Reset Management Unit (RMU)                                       | .15 |

|    | 3.11 Core and Memory                                     |     |   |     |   |       |   |   |   | .15 |
|----|----------------------------------------------------------|-----|---|-----|---|-------|---|---|---|-----|
|    | 3.11.1 Processor Core                                    |     |   |     |   |       |   |   |   | -   |
|    | 3.11.2 Memory System Controller (MSC)                    |     |   |     |   |       |   |   |   |     |
|    | 3.11.3 Linked Direct Memory Access Controller (LDMA)     |     |   |     |   |       |   |   |   |     |
|    | 3.12 Memory Map                                          |     | - |     |   | <br>• |   | - | • | .16 |
|    | 3.13 Configuration Summary                               |     |   |     |   |       |   | - |   | .17 |
| 4. | Electrical Specifications                                |     |   |     |   | <br>  | - |   |   | 18  |
|    | 4.1 Electrical Characteristics                           |     |   |     |   |       |   |   |   | .18 |
|    | 4.2 Absolute Maximum Ratings.                            |     |   |     |   |       |   |   |   | .19 |
|    | 4.3 General Operating Conditions                         |     |   |     |   |       |   | - |   | .20 |
|    | 4.4 DC-DC Converter                                      |     |   |     |   |       |   |   |   |     |
|    | 4.5 Thermal Characteristics                              |     |   |     |   |       |   |   |   |     |
|    | 4.6 Current Consumption.                                 |     |   |     |   |       |   |   |   |     |
|    | 4.6.1 MCU current consumption using DC-DC at 3.0 V input |     |   |     |   |       |   |   |   |     |
|    | 4.6.2 MCU current consumption at 3.0 V.                  |     |   |     |   |       |   |   |   |     |
|    | 4.6.3 MCU current consumption at 1.8 V.                  |     |   |     |   |       |   |   |   | .29 |
|    | 4.6.4 Radio current consumption at 3.0V using DCDC       |     |   |     |   |       |   |   |   | .31 |
|    | 4.7 Flash Characteristics                                |     | • |     |   |       |   | - |   | .32 |
|    | 4.8 Energy Mode Wake-up and Entry Times                  |     | • |     |   |       |   | - |   | .33 |
|    | 4.9 Boot Timing                                          |     |   |     |   |       |   |   |   | .34 |
|    | 4.10 RFSENSE Low-energy Wake-on-RF                       |     |   |     |   |       |   | - |   | .35 |
|    | 4.11 2.4 GHz RF Transceiver Characteristics              |     |   |     |   |       |   | - |   | .36 |
|    | 4.11.1 RF Transmitter Characteristics                    |     |   |     |   |       |   |   |   |     |
|    | 4.11.2 RF Receiver Characteristics                       | • • | • | • • | • | <br>• |   | • | · | .40 |
|    | 4.12 Oscillators                                         |     |   |     |   |       |   |   |   |     |
|    | 4.12.1 High Frequency Crystal Oscillator.                |     |   |     |   |       |   |   |   |     |
|    | 4.12.2 Low Frequency Crystal Oscillator                  |     |   |     |   |       |   |   |   |     |
|    | 4.12.3 High Frequency RC Oscillator (HFRCO)              |     |   |     |   |       |   |   |   |     |
|    | 4.12.4 Fast Start_Up RC Oscillator (FSRCO)               |     |   |     |   |       |   |   |   |     |
|    | 4.12.6 Ultra Low Frequency RC Oscillator                 |     |   |     |   |       |   |   |   |     |
|    | 4.13 GPIO Pins (3V GPIO pins)                            |     |   |     |   |       |   |   |   |     |
|    | 4.14 Analog to Digital Converter (IADC)                  |     |   |     |   |       |   |   |   |     |
|    | 4.15 Temperature Sensor                                  |     |   |     |   |       |   |   |   |     |
|    | 4.16 Brown Out Detectors                                 |     |   |     |   |       |   |   |   |     |
|    | 4.16.1 DVDD BOD                                          |     |   |     |   |       |   |   |   |     |
|    | 4.16.2 LE DVDD BOD                                       |     |   |     |   |       |   |   |   |     |
|    | 4.16.3 AVDD and IOVDD BODs                               |     |   |     |   |       |   |   |   |     |
|    | 4.17 PDM Timing Specifications                           |     |   |     |   |       |   |   |   | .55 |
|    | 4.17.1 Pulse Density Modulator (PDM), Common DBUS        |     |   |     |   |       |   |   |   |     |
|    | 4.18 USART SPI Main Timing                               |     |   |     |   |       |   | - |   | .56 |

|      |  |   |   |  |  |   |    |    |    |     |       | -    |     |      | -    |      | -          | 4.18.1 USART SPI Main T<br>4.18.2 USART SPI Main T                                                                                         |        |
|------|--|---|---|--|--|---|----|----|----|-----|-------|------|-----|------|------|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 58   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | ry Timing  | 4.19 USART SPI Secondary<br>4.19.1 USART SPI Second                                                                                        | 4      |
| 59   |  | • | • |  |  | 1 | LE | CA | VS | g = | aling | Sca  | age | /olt | J, √ | ning | ondary Tin | 4.19.2 USART SPI Second                                                                                                                    |        |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | 4.20 I2C Electrical Specificat                                                                                                             | 4      |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | . ,        | 4.20.1 I2C Standard-mode<br>4.20.2 I2C Fast-mode (Fm                                                                                       |        |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | -          | 4.20.3 I2C Fast-mode Plus                                                                                                                  |        |
| 62   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | Curves .   | 4.21 Typical Performance Cu                                                                                                                | 4      |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | 4.21.1 Supply Current .                                                                                                                    |        |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | 4.21.2 RF Characteristics<br>4.21.3 DC-DC Converter                                                                                        |        |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | 4.21.4 IADC                                                                                                                                |        |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | Typical Connections                                                                                                                        | 5 -    |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | 5.1 Power                                                                                                                                  |        |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | 5.2 RF Matching Networks                                                                                                                   |        |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | 5.2.1 2.4 GHz Matching N                                                                                                                   | •      |
| 69   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | 5.3 Other Connections                                                                                                                      | 5      |
| 70   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | Pin Definitions                                                                                                                            | 6. I   |
| 70   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | 6.1 QFN40 Device Pinout                                                                                                                    | 6      |
| 72   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | 6.2 QFN32 Device Pinout                                                                                                                    | 6      |
| 74   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | le         | 6.3 Alternate Function Table                                                                                                               | 6      |
| 75   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | nectivity  | 6.4 Analog Peripheral Conne                                                                                                                | 6      |
| 76   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | nectivity. | 6.5 Digital Peripheral Conne                                                                                                               | 6      |
| 79   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | cations.   | QFN32 Package Specifica                                                                                                                    | 7. (   |
| 79   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | nsions .   | 7.1 QFN32 Package Dimens                                                                                                                   | 7      |
| 81   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | ern        | 7.2 QFN32 PCB Land Patter                                                                                                                  | 7      |
| 83   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | ng         | 7.3 QFN32 Package Marking                                                                                                                  | 7      |
| 84   |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      | cations.   | QFN40 Package Specifica                                                                                                                    | 8. (   |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            |                                                                                                                                            |        |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            |                                                                                                                                            |        |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            | 8.3 QFN40 Package Marking                                                                                                                  |        |
|      |  |   |   |  |  |   |    |    |    |     |       |      |     |      |      |      |            |                                                                                                                                            |        |
| <br> |  |   | • |  |  |   |    |    |    |     | •     | <br> |     |      |      | •    | ern<br>Ing | <ul><li>8.1 QFN40 Package Dimension</li><li>8.2 QFN40 PCB Land Patter</li><li>8.3 QFN40 Package Marking</li><li>Revision History</li></ul> | 8<br>8 |

## 3. System Overview

#### 3.1 Introduction

The EFR32 product family combines an energy-friendly MCU with a high performance radio transceiver. The devices are well suited for secure connected IoT multi-protocol devices requiring high performance and low energy consumption. This section gives a short introduction to the full radio and MCU system. The detailed functional description can be found in the EFR32xG22 Reference Manual.

A block diagram of the EFR32FG22 family is shown in Figure 3.1 Detailed EFR32FG22 Block Diagram on page 8. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult 2. Ordering Information.



Figure 3.1. Detailed EFR32FG22 Block Diagram

#### 3.2 Radio

The Wireless Gecko family features a radio transceiver supporting proprietary wireless protocols.

#### 3.2.1 Antenna Interface

The 2.4 GHz antenna interface consists of a single-ended pin (RF2G4\_IO). The external components for the antenna interface in typical applications are shown in the RF Matching Networks section.

#### 3.2.2 Fractional-N Frequency Synthesizer

The EFR32FG22 contains a high performance, low phase noise, fully integrated fractional-N frequency synthesizer. The synthesizer is used in receive mode to generate the LO frequency for the down-conversion mixer. It is also used in transmit mode to directly generate the modulated RF carrier.

The fractional-N architecture provides excellent phase noise performance, frequency resolution better than 100 Hz, and low energy consumption. The synthesizer's fast frequency settling allows for very short receiver and transmitter wake up times to reduce system energy consumption.

#### 3.2.3 Receiver Architecture

The EFR32FG22 uses a low-IF receiver architecture, consisting of a Low-Noise Amplifier (LNA) followed by an I/Q down-conversion mixer. The I/Q signals are further filtered and amplified before being sampled by the IF analog-to-digital converter (IFADC).

The IF frequency is configurable from 150 kHz to 1371 kHz. The IF can further be configured for high-side or low-side injection, providing flexibility with respect to known interferers at the image frequency.

The Automatic Gain Control (AGC) module adjusts the receiver gain to optimize performance and avoid saturation for excellent selectivity and blocking performance. The 2.4 GHz radio is calibrated at production to improve image rejection performance.

Demodulation is performed in the digital domain. The demodulator performs configurable decimation and channel filtering to allow receive bandwidths ranging from 0.1 to 2530 kHz. High carrier frequency and baud rate offsets are tolerated by active estimation and compensation. Advanced features supporting high quality communication under adverse conditions include forward error correction by block and convolutional coding as well as Direct Sequence Spread Spectrum (DSSS).

A Received Signal Strength Indicator (RSSI) is available for signal quality metrics, for level-based proximity detection, and for RF channel access by Collision Avoidance (CA) or Listen Before Talk (LBT) algorithms. An RSSI capture value is associated with each received frame and the dynamic RSSI measurement can be monitored throughout reception.

#### 3.2.4 Transmitter Architecture

The EFR32FG22 uses a direct-conversion transmitter architecture. For constant envelope modulation formats, the modulator controls phase and frequency modulation in the frequency synthesizer. Transmit symbols or chips are optionally shaped by a digital shaping filter. The shaping filter is fully configurable, including the BT product, and can be used to implement Gaussian or Raised Cosine shaping.

Carrier Sense Multiple Access - Collision Avoidance (CSMA-CA) or Listen Before Talk (LBT) algorithms can be automatically timed by the EFR32FG22. These algorithms are typically defined by regulatory standards to improve inter-operability in a given bandwidth between devices that otherwise lack synchronized RF channel access.

#### 3.2.5 Packet and State Trace

The EFR32FG22 Frame Controller has a packet and state trace unit that provides valuable information during the development phase. It features:

- Non-intrusive trace of transmit data, receive data and state information
- Data observability on a single-pin UART data output, or on a two-pin SPI data output
- · Configurable data output bitrate / baudrate
- Multiplexed transmitted data, received data and state / meta information in a single serial data stream

#### 3.2.6 Data Buffering

The EFR32FG22 features an advanced Radio Buffer Controller (BUFC) capable of handling up to 4 buffers of adjustable size from 64 bytes to 4096 bytes. Each buffer can be used for RX, TX or both. The buffer data is located in RAM, enabling zero-copy operations.

#### 3.2.7 Radio Controller (RAC)

The Radio Controller controls the top level state of the radio subsystem in the EFR32FG22. It performs the following tasks:

- Precisely-timed control of enabling and disabling of the receiver and transmitter circuitry
- · Run-time calibration of receiver, transmitter and frequency synthesizer
- Detailed frame transmission timing, including optional LBT or CSMA-CA

#### 3.2.8 RFSENSE Interface

The RFSENSE block allows the device to remain in EM2, EM3 or EM4 and wake when RF energy above a specified threshold is detected. When operated in selective mode, the RFSENSE block performs OOK preamble and sync word detection, preventing false wakeup events.

#### 3.3 General Purpose Input/Output (GPIO)

EFR32FG22 has up to 26 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts.

All of the pins on ports A and port B are EM2 capable. These pins may be used by Low-Energy peripherals in EM2/3 and may also be used as EM2/3 pin wake-ups. Pins on ports C and D are latched/retained in their current state when entering EM2 until EM2 exit upon which internal peripherals could once again drive those pads.

A few GPIOs also have EM4 wake functionality. These pins are listed in the Alternate Function Table.

#### 3.4 Clocking

#### 3.4.1 Clock Management Unit (CMU)

The Clock Management Unit controls oscillators and clocks in the EFR32FG22. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators.

#### 3.4.2 Internal and External Oscillators

The EFR32FG22 supports two crystal oscillators and fully integrates four RC oscillators, listed below.

- A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU. The HFXO provides excellent RF clocking performance using a 38.4 MHz crystal. The HFXO can also support an external clock source such as a TCXO for applications that require an extremely accurate clock frequency over temperature.
- A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes.
- An integrated high frequency RC oscillator (HFRCO) is available for the MCU system, when crystal accuracy is not required. The HFRCO employs fast start-up at minimal energy consumption combined with a wide frequency range, from 1 MHz to 38.4 MHz.
- · An integrated fast start-up RC oscillator (FSRCO) that runs at a fixed 20 MHz
- An integrated low frequency 32.768 kHz RC oscillator (LFRCO) for low power operation where high accuracy is not required.
- An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes.

#### 3.5 Counters/Timers and PWM

#### 3.5.1 Timer/Counter (TIMER)

TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the Peripheral Reflex System (PRS). The core of each TIMER is a 16-bit or 32-bit counter with up to 3 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers. In addition some timers offer dead-time insertion.

See 3.13 Configuration Summary for information on the feature set of each timer.

#### 3.5.2 Low Energy Timer (LETIMER)

The unique LETIMER is a 24-bit timer that is available in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Peripheral Reflex System (PRS), and can be configured to start counting on compare matches from other peripherals such as the Real Time Clock.

#### 3.5.3 Real Time Clock with Capture (RTCC)

The Real Time Clock with Capture (RTCC) is a 32-bit counter providing timekeeping down to EM3. The RTCC can be clocked by any of the on-board low-frequency oscillators, and it is capable of providing system wake-up at user defined intervals.

A secondary RTC is used by the RF protocol stack for event scheduling, leaving the primary RTCC block available exclusively for application software.

#### 3.5.4 Back-Up Real Time Counter (BURTC)

The Back-Up Real Time Counter (BURTC) is a 32-bit counter providing timekeeping in all energy modes, including EM4. The BURTC can be clocked by any of the on-board low-frequency oscillators, and it is capable of providing system wake-up at user-defined intervals.

#### 3.5.5 Watchdog Timer (WDOG)

The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by the Peripheral Reflex System (PRS).

#### 3.6 Communications and Other Digital Peripherals

#### 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting:

- ISO7816 SmartCards
- IrDA
- I<sup>2</sup>S

#### 3.6.2 Enhanced Universal Asynchronous Receiver/Transmitter (EUART)

The Enhanced Universal Asynchronous Receiver/Transmitter supports full duplex asynchronous UART communication with hardware flow control, RS-485 and IrDA support. In EM0 and EM1 the EUART provides a high-speed, buffered communication interface.

When routed to GPIO ports A or B, the EUART may also be used in a low-energy mode and operate in EM2. A 32.768 kHz clock source allows full duplex UART communication up to 9600 baud.

#### 3.6.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C)

The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C bus. It is capable of acting as a main or secondary interface and supports multi-drop buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Bus arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the I<sup>2</sup>C module allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of addresses is provided in active and low energy modes. Note that not all instances of I<sup>2</sup>C are available in all energy modes.

#### 3.6.4 Peripheral Reflex System (PRS)

The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality such as simple logic operations (AND, OR, NOT) can be applied by the PRS to the signals. The PRS allows peripherals to act autonomously without waking the MCU core, saving power.

#### 3.6.5 Pulse Density Modulation (PDM) Interface

The PDM module provides a serial interface and decimation filter for Pulse Density Modulation (PDM) microphones, isolated Sigmadelta ADCs, digital sensors and other PDM or sigma delta bit stream peripherals. A programmable Cascaded Integrator Comb (CIC) filter is used to decimate the incoming bit streams. PDM supports stereo or mono input data and DMA transfer.

#### 3.7 Security Features

The EFR32FG22 supports the following extended Secure Vault Mid features:

#### Table 3.1. Secure Vault Features

| Feature                                                 | Secure Vault Mid                                                                                     |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| True Random Number Generator (TRNG)                     | Yes                                                                                                  |
| Secure Boot with Root of Trust and Secure Loader (RTSL) | Yes                                                                                                  |
| Secure Debug with Lock/Unlock                           | Yes                                                                                                  |
| DPA Countermeasures                                     | No                                                                                                   |
| Secure Attestation                                      | Using TrustZone                                                                                      |
| Secure Key Management                                   | Using TrustZone                                                                                      |
| Symmetric Encryption                                    | <ul> <li>AES 128 / 192 / 256 bit</li> <li>ECB, CTR, CBC, CFB, CCM, GCM, CBC-MAC, and GMAC</li> </ul> |
| Public Key Encryption - ECDSA / ECDH /                  | • p192 and p256                                                                                      |
| Key Derivation                                          | ECJ-PAKE p192 and p256                                                                               |
| Hashes                                                  | <ul> <li>SHA-1</li> <li>SHA2/224</li> <li>SHA-2/256</li> </ul>                                       |

#### 3.7.1 Secure Boot with Root of Trust and Secure Loader (RTSL)

The Secure Boot with RTSL authenticates a chain of trusted firmware that begins from an immutable memory (ROM).

It prevents malware injection, prevents rollback, ensures that only authentic firmware is executed, and protects Over The Air updates. For more information about this feature, see AN1218: Series 2 Secure Boot with RTSL.

#### 3.7.2 Cryptographic Accelerator

The Cryptographic Accelerator is an autonomous hardware accelerator which supports AES encryption and decryption with 128/192/256-bit keys, Elliptic Curve Cryptography (ECC) to support public key operations and hashes.

Supported block cipher modes of operation for AES include:

- ECB (Electronic Code Book)
- CTR (Counter Mode)
- CBC (Cipher Block Chaining)
- CFB (Cipher Feedback)
- GCM (Galois Counter Mode)
- CBC-MAC (Cipher Block Chaining Message Authentication Code)
- GMAC (Galois Message Authentication Code)
- CCM (Counter with CBC-MAC)

The Cryptographic Accelerator accelerates Elliptical Curve Cryptography and supports the NIST (National Institute of Standards and Technology) recommended curves including P-192 and P-256 for ECDH(Elliptic Curve Diffie-Hellman) key derivation and ECDSA (Elliptic Curve Digital Signature Algorithm) sign and verify operations.

Supported hashes include SHA-1, SHA2/224, and SHA-2/256.

This implementation provides a fast and energy efficient solution to state of the art cryptographic needs.

#### 3.7.3 True Random Number Generator

The True Random Number Generator module is a non-deterministic random number generator that harvests entropy from a thermal energy source. It includes start-up health tests for the entropy source as required by NIST SP800-90B and AIS-31 as well as online health tests required for NIST SP800-90C.

The TRNG is suitable for periodically generating entropy to seed an approved pseudo random number generator.

#### 3.7.4 Secure Debug with Lock/Unlock

For obvious security reasons, it is critical for a product to have its debug interface locked before being released in the field.

In addition, the EFR32FG22 also provides a secure debug unlock function that allows authenticated access based on public key cryptography. This functionality is particularly useful for supporting failure analysis while maintaining confidentiality of IP and sensitive enduser data.

More information on this feature can be found in AN1190: Series 2 Secure Debug.

#### 3.8 Analog

#### 3.8.1 Analog to Digital Converter (IADC)

The IADC is a hybrid architecture combining techniques from both SAR and Delta-Sigma style converters. It has a resolution of 12 bits at 1 Msps and 16 bits at up to 76.9 ksps. Hardware oversampling reduces system-level noise over multiple front-end samples. The IADC includes integrated voltage reference options. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential.

#### 3.9 Power

The EFR32FG22 has an Energy Management Unit (EMU) and efficient integrated regulators to generate internal supply voltages. Only a single external supply voltage is required, from which all internal voltages are created. An optional integrated DC-DC buck regulator can be utilized to further reduce the current consumption. The DC-DC regulator requires one external inductor and one external capacitor.

The EFR32FG22 device family includes support for internal supply voltage scaling, as well as two different power domains groups for peripherals. These enhancements allow for further supply current reductions and lower overall power consumption.

#### 3.9.1 Energy Management Unit (EMU)

The Energy Management Unit manages transitions of energy modes in the device. Each energy mode defines which peripherals and features are available and the amount of current the device consumes. The EMU can also be used to implement system-wide voltage scaling and turn off the power to unused RAM blocks to optimize the energy consumption in the target application. The DC-DC regulator operation is tightly integrated with the EMU.

#### 3.9.2 Voltage Scaling

The EFR32FG22 supports supply voltage scaling for the LDO powering DECOUPLE, with independent selections for EM0 / EM1 and EM2 / EM3. Voltage scaling helps to optimize the energy efficiency of the system by operating at lower voltages when possible. The EM0 / EM1 voltage scaling level defaults to VSCALE2, which allows the core to operate in active mode at full speed. The intermediate level, VSCALE1, allows operation in EM0 and EM1 at up to 40 MHz. The lowest level, VSCALE0, can be used to conserve power further in EM2 and EM3. The EMU will automatically switch the target voltage scaling level when transitioning between energy modes.

#### 3.9.3 DC-DC Converter

The DC-DC buck converter covers a wide range of load currents, provides high efficiency in energy modes EM0, EM1, EM2 and EM3, and can supply up to 60 mA for device and radio operation. RF noise mitigation allows operation of the DC-DC converter without significantly degrading sensitivity of radio components. An on-chip supply-monitor signals when the supply voltage is low to allow bypass of the regulator via programmable software interrupt. It employs soft switching at boot and DCDC regulating-to-bypass transitions to limit the max supply slew-rate and mitigate inrush current.

#### 3.9.4 Power Domains

The EFR32FG22 has two peripheral power domains for operation in EM2 and EM3, as well as the ability to selectively retain configurations for EM0/EM1 peripherals. A small set of peripherals always remain powered on in EM2 and EM3, including all peripherals which are available in EM4. If all of the peripherals in PD0B are configured as unused, that power domain will be powered off in EM2 or EM3, reducing the overall current consumption of the device. Likewise, if the application can tolerate the setup time to re-configure used EM0/EM1 peripherals on wake, register retention for these peripherals can be disabled to further reduce the EM2 or EM3 current.

#### Table 3.2. Peripheral Power Subdomains

| Always available in EM2/EM3                   | Power Domain PD0B |
|-----------------------------------------------|-------------------|
| RTCC                                          | LETIMER0          |
| LFRCO (Non-precision mode) <sup>1</sup>       | IADC0             |
| LFXO <sup>1</sup>                             | 12C0              |
| BURTC <sup>1</sup>                            | WDOG0             |
| RFSENSE <sup>1</sup>                          | EUART0            |
| ULFRCO <sup>1</sup>                           | PRS               |
| FSRCO                                         | DEBUG             |
| Note:<br>1. Peripheral also available in EM4. |                   |

#### 3.10 Reset Management Unit (RMU)

The RMU is responsible for handling reset of the EFR32FG22. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset.

#### 3.11 Core and Memory

#### 3.11.1 Processor Core

The ARM Cortex-M processor includes a 32-bit RISC processor integrating the following features and tasks in the system:

- ARM Cortex-M33 RISC processor achieving 1.50 Dhrystone MIPS/MHz
- · ARM TrustZone security technology
- · Embedded Trace Macrocell (ETM) for real-time trace and debug
- Up to 512 KB flash program memory
- Up to 32 KB RAM data memory
- · Configuration and event handling of all modules
- · 2-pin Serial-Wire debug interface

#### 3.11.2 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M33 and LDMA. In addition to the main flash array where Program code is normally written the MSC also provides an Information block where additional information such as special user information or flash-lock bits are stored. There is also a readonly page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep.

#### 3.11.3 Linked Direct Memory Access Controller (LDMA)

The Linked Direct Memory Access (LDMA) controller allows the system to perform memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling so-phisticated operations to be implemented.

## 3.12 Memory Map

The EFR32FG22 memory map is shown in the figures below. RAM and flash sizes are for the largest memory configuration.

|                      | 0xfffffffe |              |                      |                        |
|----------------------|------------|--------------|----------------------|------------------------|
|                      | 0xe0100000 |              |                      |                        |
| m33 Peripherals      | 0xe00fffff |              |                      |                        |
| moo r enpireraio     | 0×e0000000 |              |                      |                        |
|                      | 0xdfffffff |              |                      |                        |
|                      | 0×b0005000 |              |                      |                        |
| FRCRAM               | 0xb0004fff |              |                      |                        |
| TREAM                | 0×b0004000 |              |                      | 1                      |
| SEQRAM               | 0xb0003fff |              |                      | 0xe010000              |
| SEQRAM               | 0×b0000000 | $\mathbf{N}$ | m33 ROM Table        | 0xe00ff000             |
|                      | 0x5c023fff | \<br>\       |                      |                        |
|                      | 0xa8000000 | ``           | ETM                  | 0xe004200              |
|                      | 0xafffffff |              |                      | 0xe004100              |
|                      | 0×a0005000 |              | TPIU                 | 0xe004000              |
| FROM ALL C           | 0xa0004fff | $\mathbf{i}$ |                      |                        |
| FRCRAM_S             | 0xa0004000 | \<br>\       | System Control Space | 0xe000f00              |
|                      | 0xa0003fff |              |                      | 0xe000e00              |
| SEQRAM_S             | 0xa0000000 |              |                      | 0xe000300              |
|                      | 0x4c023fff |              | FPB                  | 0xe000200              |
|                      | 0×88000000 | \<br>\       | DWT                  |                        |
|                      | 0x9fffffff | \<br>\       | ITM                  | 0xe000100              |
|                      | 0x5c029000 |              |                      | J 0xe000000            |
|                      | 0x5c028fff |              |                      |                        |
| PKRAM_MAIN           | 0x5c028000 |              |                      | 1                      |
|                      | 0x5c027fff |              |                      |                        |
| RNGOUT_F <b>I</b> FO | 0x5c024000 |              |                      |                        |
|                      | 0xa7ffffff |              |                      | 0x0fe0e60              |
| Peripherals          | 0×50000000 | /            | FLASH CHIPCONFIG     |                        |
|                      | 0x4fffffff |              |                      | 0x0fe0e00              |
|                      | 0x4c029000 |              |                      | 0x01e0e00              |
|                      | 0x4c028fff |              |                      |                        |
| PKRAM_MAIN_S         | 0x4c028000 |              |                      | 0x0fe0840              |
|                      | 0x4c027fff | /            |                      | 0x01e0840              |
| RNGOUT_FIFO_S        | 0x4c024000 |              | FLASH_DEVINFO        |                        |
|                      | 0x87ffffff |              |                      | 0x0fe08000             |
| Peripherals (secure) | 0×40000000 |              |                      |                        |
|                      | 0x3fffffff |              |                      |                        |
|                      | 0×20008000 | /            |                      | 0x0fe00400             |
|                      | 0x20007fff | 1            |                      |                        |
| RAM0_RAM             | 0x20000000 |              | FLASH_USERDATA       |                        |
|                      | 0x1fffffff |              |                      | 0x0fe00000             |
|                      | 0711111111 |              |                      |                        |
|                      |            |              |                      |                        |
| Flash                |            |              |                      | 0×0008000              |
|                      |            |              | TI ACU               | 1                      |
|                      | 000000000  |              | FLASH                | 1                      |
|                      | 0×00000000 |              |                      | _ <sub>0×0000000</sub> |

#### Figure 3.2. EFR32FG22 Memory Map — Core Peripherals and Code Space

## 3.13 Configuration Summary

The features of the EFR32FG22 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration.

## Table 3.3. Configuration Summary

| Module   | Lowest Energy Mode                                 | Configuration            |  |
|----------|----------------------------------------------------|--------------------------|--|
| I2C0     | EM3 <sup>1</sup>                                   |                          |  |
| I2C1     | EM1                                                |                          |  |
| IADC0    | EM3                                                |                          |  |
| LETIMER0 | EM2 <sup>1</sup>                                   |                          |  |
| PDM      | EM1                                                | 2-channel                |  |
| TIMER0   | EM1                                                | 32-bit, 3-channels, +DTI |  |
| TIMER1   | EM1                                                | 16-bit, 3-channels, +DTI |  |
| TIMER2   | EM1                                                | 16-bit, 3-channels, +DTI |  |
| TIMER3   | EM1                                                | 16-bit, 3-channels, +DTI |  |
| TIMER4   | EM1                                                | 16-bit, 3-channels, +DTI |  |
| EUART0   | EM1 - Full high-speed operation                    |                          |  |
|          | EM3 <sup>1</sup> - Low-energy operation, 9600 Baud |                          |  |
| USART0   | EM1                                                | +IrDA, +I2S, +SmartCard  |  |
| USART1   | EM1                                                | +IrDA, +I2S, +SmartCard  |  |

#### Note:

1. EM2 and EM3 operation is only supported for digital peripheral I/O on Port A and Port B. All GPIO ports support digital peripheral operation in EM0 and EM1.

## 4. Electrical Specifications

#### 4.1 Electrical Characteristics

All electrical parameters in all tables are specified under the following conditions, unless stated otherwise:

- Typical values are based on T<sub>A</sub>=25 °C and all supplies at 3.0 V, by production test and/or technology characterization.
- Radio performance numbers are measured in conducted mode, based on Silicon Laboratories reference designs using output power-specific external RF impedance-matching networks for interfacing to a 50 Ω antenna.
- Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise.

#### **Power Supply Pin Dependencies**

Due to on-chip circuitry (e.g., diodes), some EFR32 power supply pins have a dependent relationship with one or more other power supply pins. These internal relationships between the external voltages applied to the various EFR32 supply pins are defined below. Exceeding the below constraints can result in damage to the device and/or increased current draw.

- VREGVDD & DVDD
  - In systems using the DCDC converter, DVDD (the buck converter output) should be connected to the recommended L<sub>DCDC</sub> and C<sub>DCDC</sub>, and should not be driven by an off-chip regulator.
- In systems not using the DCDC converter, DVDD must be shorted to VREGVDD on the PCB (VREGVDD=DVDD)
- DVDD ≥ DECOUPLE
- PAVDD ≥ RFVDD
- AVDD, IOVDD: No dependency with each other or any other supply pin. Additional leakage may occur if DVDD remains unpowered with power applied to these supplies.

#### 4.2 Absolute Maximum Ratings

Stresses beyond those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions beyond those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

## Table 4.1. Absolute Maximum Ratings

| Parameter                              | Symbol                | Test Condition | Min  | Тур | Max                      | Unit   |
|----------------------------------------|-----------------------|----------------|------|-----|--------------------------|--------|
| Storage temperature range              | T <sub>STG</sub>      |                | -50  |     | +150                     | °C     |
| Voltage on any supply pin <sup>1</sup> | V <sub>DDMAX</sub>    |                | -0.3 |     | 3.8                      | V      |
| Junction temperature                   | T <sub>JMAX</sub>     | -G grade       | _    |     | +105                     | °C     |
| Voltage ramp rate on any supply pin    | VDDRAMPMAX            |                | _    |     | 1.0                      | V / µs |
| Voltage on HFXO pins                   | V <sub>HFXOPIN</sub>  |                | -0.3 |     | 1.2                      | V      |
| DC voltage on any GPIO pin             | V <sub>DIGPIN</sub>   |                | -0.3 | _   | V <sub>IOVDD</sub> + 0.3 | V      |
| DC voltage on RESETn pin <sup>2</sup>  | V <sub>RESETn</sub>   |                | -0.3 |     | 3.8                      | V      |
| Input RF level on RF pins<br>RF2G4_IO  | P <sub>RFMAX2G4</sub> |                | _    |     | +10                      | dBm    |
| Absolute voltage on RF pin<br>RF2G4_IO | V <sub>MAX2G4</sub>   |                | -0.3 | _   | V <sub>PAVDD</sub> + 0.3 | V      |
| Total current into VDD power lines     | I <sub>VDDMAX</sub>   | Source         | _    |     | 200                      | mA     |
| Total current into VSS ground lines    | I <sub>VSSMAX</sub>   | Sink           |      |     | 200                      | mA     |
| Current per I/O pin                    | I <sub>IOMAX</sub>    | Sink           |      |     | 50                       | mA     |
|                                        |                       | Source         | _    |     | 50                       | mA     |
| Current for all I/O pins               | IIOALLMAX             | Sink           | _    | _   | 200                      | mA     |
|                                        |                       | Source         | _    |     | 200                      | mA     |

Note:

 The maximum supply voltage on VREGVDD is limited under certain conditions when using the DC-DC. See the DC-DC specifications for more details.

2. The RESETn pin has a pull-up device to the DVDD supply. For minimum leakage, RESETn should not exceed the voltage at DVDD.

#### 4.3 General Operating Conditions

| Parameter                                        | Symbol               | Test Condition                                                    | Min  | Тур  | Мах                | Unit |
|--------------------------------------------------|----------------------|-------------------------------------------------------------------|------|------|--------------------|------|
| Operating ambient tempera-<br>ture range         | T <sub>A</sub>       | -G temperature grade <sup>1</sup>                                 | -40  | -    | +85                | °C   |
| DVDD supply voltage                              | V <sub>DVDD</sub>    | EM0/1                                                             | 1.71 | 3.0  | 3.8                | V    |
|                                                  |                      | EM2/3/4 <sup>2</sup>                                              | 1.71 | 3.0  | 3.8                | V    |
| AVDD supply voltage                              | V <sub>AVDD</sub>    |                                                                   | 1.71 | 3.0  | 3.8                | V    |
| IOVDDx operating supply voltage (All IOVDD pins) | VIOVDDx              |                                                                   | 1.71 | 3.0  | 3.8                | V    |
| PAVDD operating supply voltage                   | V <sub>PAVDD</sub>   |                                                                   | 1.71 | 3.0  | 3.8                | V    |
| VREGVDD operating supply                         | V <sub>VREGVDD</sub> | DC-DC in regulation <sup>3</sup>                                  | 2.2  | 3.0  | 3.8                | V    |
| voltage                                          |                      | DC-DC in bypass 60 mA load                                        | 1.8  | 3.0  | 3.8                | V    |
|                                                  |                      | DC-DC not in use. DVDD exter-<br>nally shorted to VREGVDD         | 1.71 | 3.0  | 3.8                | V    |
| RFVDD operating supply voltage                   | V <sub>RFVDD</sub>   |                                                                   | 1.71 | 3.0  | V <sub>PAVDD</sub> | V    |
| DECOUPLE output capaci-<br>tor <sup>4</sup>      | CDECOUPLE            | 1.0 µF ± 10% X8L capacitor used for performance characterization. | 1.0  | _    | 2.75               | μF   |
| HCLK and SYSCLK frequency                        | f <sub>HCLK</sub>    | VSCALE1, MODE = WS0                                               | _    | _    | 40                 | MHz  |
| PCLK frequency                                   | f <sub>PCLK</sub>    | VSCALE1                                                           | _    | _    | 40                 | MHz  |
| EM01 Group A clock fre-<br>quency                | fem01grpaclk         | VSCALE1                                                           | _    | _    | 40                 | MHz  |
| EM01 Group B clock fre-<br>quency                | fem01grpbclk         | VSCALE1                                                           | _    | -    | 40                 | MHz  |
| Radio HCLK frequency <sup>5</sup>                | f <sub>RHCLK</sub>   | VSCALE2 or VSCALE1                                                | _    | 38.4 | _                  | MHz  |
| External Clock Input                             | f <sub>CLKIN</sub>   | VSCALE2 or VSCALE1                                                |      |      | 40                 | MHz  |
| DPLL Reference Clock                             | fdpllrefclk          | VSCALE2 or VSCALE1                                                | _    | _    | 40                 | MHz  |

#### Table 4.2. General Operating Conditions

#### Note:

1. The device may operate continuously at the maximum allowable ambient  $T_A$  rating as long as the absolute maximum  $T_{JMAX}$  is not exceeded. For an application with significant power dissipation, the allowable  $T_A$  may be lower than the maximum  $T_A$  rating.  $T_A = T_{JMAX}$  - (THETA<sub>JA</sub> x PowerDissipation). Refer to the Absolute Maximum Ratings table and the Thermal Characteristics table for  $T_{JMAX}$  and THETA<sub>JA</sub>.

- 2. The DVDD supply is monitored by the DVDD BOD in EM0/1 and the LE DVDD BOD in EM2/3/4.
- 3. The maximum supply voltage on VREGVDD is limited under certain conditions when using the DC-DC. See the DC-DC specifications for more details.
- 4. Murata GCM21BL81C105KA58L used for performance characterization. Actual capacitor values can be significantly de-rated from their specified nominal value by the rated tolerance, as well as the application's AC voltage, DC bias, and temperature. The minimum capacitance counting all error sources should be no less than 0.6 μF.
- 5. The recommended radio crystal frequency is 38.4 MHz. Any crystal frequency other than 38.4 MHz is expressly not supported. See HFXO specifications for more detail on crystal tolerance.

## 4.4 DC-DC Converter

Test conditions:  $L_{DCDC}$  = 2.2 µH (Samsung CIG22H2R2MNE),  $C_{DCDC}$  = 4.7 µF (Samsung CL10B475KQ8NQNC),  $V_{VREGVDD}$  = 3.0 V,  $V_{OUT}$  = 1.8 V, IPKVAL in EM0/1 modes is set to 150 mA, and in EM2/3 modes is set to 90 mA, unless otherwise indicated.

### Table 4.3. DC-DC Converter

| Parameter                                          | Symbol               | Test Condition                                                                                             | Min               | Тур  | Мах  | Unit  |
|----------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------|-------------------|------|------|-------|
| Input voltage range at<br>VREGVDD pin <sup>1</sup> | V <sub>VREGVDD</sub> | DCDC in regulation, I <sub>LOAD</sub> = 60<br>mA, EM0/EM1 mode                                             | 2.2               | 3.0  | 3.8* | V     |
|                                                    |                      | DCDC in regulation, I <sub>LOAD</sub> = 5<br>mA, EM0/EM1 or EM2/EM3 mode                                   | 1.8               | 3.0  | 3.8* | V     |
|                                                    |                      | Bypass mode                                                                                                | 1.8               | 3.0  | 3.8  | V     |
| Regulated output voltage                           | V <sub>OUT</sub>     |                                                                                                            | _                 | 1.8  | _    | V     |
| Regulation DC accuracy                             | ACC <sub>DC</sub>    | V <sub>VREGVDD</sub> ≥ 2.2 V, Steady state in<br>EM0/EM1 mode or EM2/EM3<br>mode                           | -2.5              | _    | 3.3  | %     |
| Regulation total accuracy                          | ACC <sub>TOT</sub>   | With mode transitions between EM0/EM1 and EM2/EM3 modes                                                    | -5                | _    | 7    | %     |
| Steady-state output ripple                         | V <sub>R</sub>       | I <sub>LOAD</sub> = 20 mA in EM0/EM1 mode                                                                  | _                 | 14.3 | _    | mVpp  |
| DC line regulation                                 | V <sub>REG</sub>     | $I_{LOAD}$ = 60 mA in EM0/EM1<br>mode, $V_{VREGVDD} \ge 2.2 V$                                             | —                 | 5.5  |      | mV/V  |
| DC load regulation                                 | I <sub>REG</sub>     | Load current between 100 µA and 60 mA in EM0/EM1 mode                                                      | _                 | 0.27 |      | mV/mA |
| Efficiency                                         | EFF                  | Load current between 100 $\mu$ A and 60 mA in EM0/EM1 mode, or between 10 $\mu$ A and 5 mA in EM2/EM3 mode | —                 | 91   | _    | %     |
| Output load current                                | I <sub>LOAD</sub>    | EM0/EM1 mode, DCDC in regula-<br>tion                                                                      | -                 | _    | 60   | mA    |
|                                                    |                      | EM2/EM3 mode, DCDC in regula-<br>tion                                                                      | -                 | _    | 5    | mA    |
|                                                    |                      | Bypass mode                                                                                                | —                 | _    | 60   | mA    |
| Nominal output capacitor                           | C <sub>DCDC</sub>    | 4.7 $\mu$ F ± 10% X7R capacitor used for performance characterization <sup>2</sup>                         | 4.7               | _    | 10   | μF    |
| Nominal inductor                                   | L <sub>DCDC</sub>    | ± 20% tolerance                                                                                            | _                 | 2.2  | _    | μΗ    |
| Nominal input capacitor                            | C <sub>IN</sub>      |                                                                                                            | C <sub>DCDC</sub> | —    | _    | μF    |
| Resistance in bypass mode                          | R <sub>BYP</sub>     | Bypass switch from VREGVDD to<br>DVDD, V <sub>VREGVDD</sub> = 1.8 V                                        | _                 | 1.75 | 3    | Ω     |
|                                                    |                      | Powertrain PFET switch from<br>VREGVDD to VREGSW,<br>V <sub>VREGVDD</sub> = 1.8 V                          | -                 | 0.86 | 1.5  | Ω     |
| Supply monitor threshold programming range         | V <sub>CMP_RNG</sub> | Programmable in 0.1 V steps                                                                                | 2.0               | _    | 2.3  | V     |
| Supply monitor threshold ac-<br>curacy             | V <sub>CMP_ACC</sub> | Supply falling edge trip point                                                                             | -5                |      | 5    | %     |

| Parameter                              | Symbol                 | Test Condition                                                                        | Min | Тур | Max | Unit |
|----------------------------------------|------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------|
| Supply monitor threshold<br>hysteresis | V <sub>CMP_HYST</sub>  | Positive hysteresis on the supply rising edge referred to the falling edge trip point | _   | 4   | _   | %    |
| Supply monitor response time           | t <sub>CMP_DELAY</sub> | Supply falling edge at -100 mV / $\mu s$                                              | _   | 0.6 |     | μs   |

Note:

1. The supported maximum V<sub>VREGVDD</sub> in regulation mode is a function of temperature and 10-year lifetime average load current. See more details in 4.4.1 DC-DC Operating Limits.

2. Samsung CL10B475KQ8NQNC used for performance characterization. Actual capacitor values can be significantly de-rated from their specified nominal value by the rated tolerance, as well as the application's AC voltage, DC bias, and temperature. The minimum capacitance counting all error sources should be no less than 2.4 μF.

#### 4.4.1 DC-DC Operating Limits

The maximum supported voltage on the VREGVDD supply pin is limited under certain conditions. Maximum input voltage is a function of temperature and the average load current over a 10-year lifetime. Figure 4.1 Lifetime average load current limit vs. Maximum input voltage on page 23 shows the safe operating region under specific conditions. Exceeding this safe operating range may impact the reliability and performance of the DC-DC converter.

The average load current for an application can typically be determined by examining the current profile during the time the device is powered. For example, an application that is continuously powered which spends 99% of the time asleep consuming 2  $\mu$ A and 1% of the time active and consuming 10 mA has an average lifetime load current of about 102  $\mu$ A.



Figure 4.1. Lifetime average load current limit vs. Maximum input voltage

The minimum input voltage for the DC-DC in EM0/EM1 mode is a function of the maximum load current, and the peak current setting. Figure 4.2 Transient maximum load current vs. Minimum input voltage on page 23 shows the max load current vs. input voltage for different DC-DC peak inductor current settings.



Figure 4.2. Transient maximum load current vs. Minimum input voltage

## 4.5 Thermal Characteristics

| Parameter                                                              | Symbol                             | Test Condition                               | Min | Тур  | Max | Unit |
|------------------------------------------------------------------------|------------------------------------|----------------------------------------------|-----|------|-----|------|
| Thermal Resistance Junction<br>to Ambient QFN32 (4x4mm)<br>Package     | THE-<br>TA <sub>JA_QFN32_4X4</sub> | 4-Layer PCB, Natural Convection <sup>1</sup> | _   | 35.4 | _   | °C/W |
| Thermal Resistance, Junc-<br>tion to Ambient, QFN40<br>(5x5mm) Package | THE-<br>TA <sub>JA_QFN40_5X5</sub> | 4-Layer PCB, Natural Convection <sup>1</sup> | —   | 32.6 | _   | °C/W |
| Note:                                                                  | 1                                  |                                              |     |      | 1   | 1    |

Table 4.4. Thermal Characteristics

1. Measured according to JEDEC standard JESD51-2A. Integrated Circuit Thermal Test Method Environmental Conditions - Natural Convection (Still Air).

#### 4.6 Current Consumption

#### 4.6.1 MCU current consumption using DC-DC at 3.0 V input

Unless otherwise indicated, typical conditions are: VREGVDD = 3.0 V. AVDD = DVDD = IOVDD = RFVDD = 1.8 V from DC-DC. Voltage scaling level = VSCALE1. T<sub>A</sub> = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at T<sub>A</sub> = 25 °C.

#### Table 4.5. MCU current consumption using DC-DC at 3.0 V input

| Parameter                                                                                  | Symbol                                                                                                   | Test Condition                                                                             | Min | Тур  | Max    | Unit   |
|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|------|--------|--------|
| Current consumption in EM0 mode with all peripherals dis-                                  | I <sub>ACTIVE</sub>                                                                                      | 38.4 MHz crystal, CPU running<br>Prime from flash                                          | _   | 28   | _      | µA/MHz |
| abled                                                                                      |                                                                                                          | 38.4 MHz crystal, CPU running while loop from flash                                        | _   | 26   | _      | µA/MHz |
|                                                                                            |                                                                                                          | 38.4 MHz crystal, CPU running<br>CoreMark loop from flash                                  | _   | 38   | _      | µA/MHz |
|                                                                                            |                                                                                                          | 38 MHz HFRCO, CPU running while loop from flash                                            | —   | 22   | —      | µA/MHz |
|                                                                                            | 26 MHz HFRCO, CPU running<br>while loop from flash<br>16 MHz HFRCO, CPU running<br>while loop from flash | —                                                                                          | 24  | —    | µA/MHz |        |
|                                                                                            |                                                                                                          | —                                                                                          | 27  | —    | µA/MHz |        |
|                                                                                            | 1 MHz HFRCO, CPU running while loop from flash                                                           | _                                                                                          | 159 | _    | µA/MHz |        |
| Current consumption in EM1 mode with all peripherals disabled                              | I <sub>EM1</sub>                                                                                         | 38.4 MHz crystal                                                                           | _   | 17   |        | µA/MHz |
|                                                                                            |                                                                                                          | 38 MHz HFRCO                                                                               | _   | 13   |        | µA/MHz |
|                                                                                            |                                                                                                          | 26 MHz HFRCO                                                                               | _   | 15   |        | µA/MHz |
|                                                                                            |                                                                                                          | 16 MHz HFRCO                                                                               | _   | 18   |        | µA/MHz |
|                                                                                            |                                                                                                          | 1 MHz HFRCO                                                                                | _   | 150  |        | µA/MHz |
| Current consumption in EM2 mode, VSCALE0                                                   | I <sub>EM2_VS</sub>                                                                                      | Full RAM retention and RTC run-<br>ning from LFXO                                          | _   | 1.40 | _      | μA     |
|                                                                                            |                                                                                                          | Full RAM retention and RTC run-<br>ning from LFRCO                                         | _   | 1.40 | _      | μΑ     |
|                                                                                            |                                                                                                          | 24 kB RAM retention and RTC running from LFXO                                              | —   | 1.32 | —      | μΑ     |
|                                                                                            |                                                                                                          | 8 kB RAM retention and RTC run-<br>ning from LFXO                                          | —   | 1.21 | —      | μA     |
|                                                                                            |                                                                                                          | 8 kB RAM retention and RTC run-<br>ning from LFRCO                                         | _   | 1.20 | _      | μΑ     |
|                                                                                            |                                                                                                          | 8 kB RAM retention and RTC run-<br>ning from LFXO, Radio RAM and<br>CPU cache not retained | _   | 1.03 | _      | μA     |
| Current consumption in EM3 mode, VSCALE0                                                   | I <sub>EM3_VS</sub>                                                                                      | 8 kB RAM retention and RTC run-<br>ning from ULFRCO                                        | _   | 1.05 |        | μΑ     |
| Additional current in EM2 or<br>EM3 when any peripheral in<br>PD0B is enabled <sup>1</sup> | I <sub>PD0B_VS</sub>                                                                                     |                                                                                            | _   | 0.37 | _      | μA     |

## EFR32FG22 Wireless Gecko SoC Family Data Sheet Electrical Specifications

| Parameter                                                            | Symbol | Test Condition                        | Min            | Тур            | Max            | Unit  |
|----------------------------------------------------------------------|--------|---------------------------------------|----------------|----------------|----------------|-------|
| Note:<br>1. Extra current consumed to<br>Domains for a list of the p |        | Does not include current associated v | with the enabl | led peripheral | s. See 3.9.4 F | Power |

#### 4.6.2 MCU current consumption at 3.0 V

Unless otherwise indicated, typical conditions are: AVDD = DVDD = RFVDD = PAVDD = VREGVDD = 3.0 V. DC-DC not used. Voltage scaling level = VSCALE1. T<sub>A</sub> = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at T<sub>A</sub> = 25 °C.

| Parameter                                                 | Symbol              | Test Condition                                                                             | Min | Тур  | Max  | Unit   |
|-----------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------|-----|------|------|--------|
| Current consumption in EM0 mode with all peripherals dis- | IACTIVE             | 38.4 MHz crystal, CPU running<br>Prime from flash                                          | —   | 40   | _    | µA/MHz |
| abled                                                     |                     | 38.4 MHz crystal, CPU running while loop from flash                                        |     | 39   | _    | µA/MHz |
|                                                           |                     | 38.4 MHz crystal, CPU running<br>CoreMark loop from flash                                  | _   | 55   | _    | µA/MHz |
|                                                           |                     | 38 MHz HFRCO, CPU running while loop from flash                                            | _   | 33   | 50   | µA/MHz |
|                                                           |                     | 26 MHz HFRCO, CPU running while loop from flash                                            | _   | 35   | _    | µA/MHz |
|                                                           |                     | 16 MHz HFRCO, CPU running while loop from flash                                            | _   | 40   | _    | µA/MHz |
|                                                           |                     | 1 MHz HFRCO, CPU running while loop from flash                                             | —   | 228  | 830  | µA/MHz |
| Current consumption in EM1                                | I <sub>ЕМ1</sub>    | 38.4 MHz crystal                                                                           | _   | 25   | _    | µA/MHz |
| mode with all peripherals dis-<br>abled                   |                     | 38 MHz HFRCO                                                                               | _   | 19   | 35   | µA/MHz |
|                                                           |                     | 26 MHz HFRCO                                                                               | _   | 21   | _    | µA/MHz |
|                                                           |                     | 16 MHz HFRCO                                                                               | _   | 27   | _    | µA/MHz |
|                                                           |                     | 1 MHz HFRCO                                                                                | _   | 215  | 770  | µA/MHz |
| Current consumption in EM2 mode, VSCALE0                  | I <sub>EM2_VS</sub> | Full RAM retention and RTC run-<br>ning from LFXO                                          | _   | 1.94 | _    | μA     |
|                                                           |                     | Full RAM retention and RTC run-<br>ning from LFRCO                                         | _   | 1.95 | 4.9  | μΑ     |
|                                                           |                     | 24 kB RAM retention and RTC running from LFXO                                              | _   | 1.81 | _    | μΑ     |
|                                                           |                     | 8 kB RAM retention and RTC run-<br>ning from LFXO                                          | _   | 1.64 | _    | μΑ     |
|                                                           |                     | 8 kB RAM retention and RTC run-<br>ning from LFRCO                                         | _   | 1.65 | _    | μΑ     |
|                                                           |                     | 8 kB RAM retention and RTC run-<br>ning from LFXO, Radio RAM and<br>CPU cache not retained | _   | 1.39 | _    | μA     |
| Current consumption in EM3 mode, VSCALE0                  | I <sub>EM3_VS</sub> | 8 kB RAM retention and RTC run-<br>ning from ULFRCO                                        | _   | 1.41 | 3.7  | μA     |
| Current consumption in EM4                                | I <sub>EM4</sub>    | No BURTC, no LF oscillator                                                                 | _   | 0.17 | 0.43 | μA     |
| mode                                                      |                     | BURTC with LFXO                                                                            | _   | 0.50 |      | μA     |
| Current consumption during reset                          | I <sub>RST</sub>    | Hard pin reset held                                                                        | —   | 234  | _    | μΑ     |

#### Table 4.6. MCU current consumption at 3.0 V

## EFR32FG22 Wireless Gecko SoC Family Data Sheet Electrical Specifications

| Parameter                                                                                  | Symbol               | Test Condition | Min | Тур  | Мах | Unit |
|--------------------------------------------------------------------------------------------|----------------------|----------------|-----|------|-----|------|
| Additional current in EM2 or<br>EM3 when any peripheral in<br>PD0B is enabled <sup>1</sup> | I <sub>PD0B_VS</sub> |                | _   | 0.56 | _   | μA   |

## Note:

1. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.9.4 Power Domains for a list of the peripherals in each power domain.

#### 4.6.3 MCU current consumption at 1.8 V

Unless otherwise indicated, typical conditions are: AVDD = DVDD = RFVDD = PAVDD = VREGVDD = 1.8 V. DC-DC not used. Voltage scaling level = VSCALE1. T<sub>A</sub> = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at T<sub>A</sub> = 25 °C.

| Parameter                                                 | Symbol              | Test Condition                                                                             | Min | Тур  | Мах | Unit   |
|-----------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0 mode with all peripherals dis- | IACTIVE             | 38.4 MHz crystal, CPU running<br>Prime from flash                                          | _   | 41   | _   | µA/MHz |
| abled                                                     |                     | 38.4 MHz crystal, CPU running while loop from flash                                        | _   | 39   | _   | µA/MHz |
|                                                           |                     | 38.4 MHz crystal, CPU running<br>CoreMark loop from flash                                  | _   | 55   | _   | µA/MHz |
|                                                           |                     | 38 MHz HFRCO, CPU running while loop from flash                                            | _   | 33   | _   | µA/MHz |
|                                                           |                     | 26 MHz HFRCO, CPU running while loop from flash                                            | _   | 35   | _   | µA/MHz |
|                                                           |                     | 16 MHz HFRCO, CPU running while loop from flash                                            | _   | 40   | _   | µA/MHz |
|                                                           |                     | 1 MHz HFRCO, CPU running<br>while loop from flash                                          | —   | 227  |     | µA/MHz |
| Current consumption in EM1                                | I <sub>EM1</sub>    | 38.4 MHz crystal                                                                           |     | 25   | _   | µA/MHz |
| mode with all peripherals disabled                        |                     | 38 MHz HFRCO                                                                               | _   | 19   | _   | µA/MHz |
|                                                           |                     | 26 MHz HFRCO                                                                               | _   | 21   |     | µA/MHz |
|                                                           |                     | 16 MHz HFRCO                                                                               | _   | 27   |     | µA/MHz |
|                                                           |                     | 1 MHz HFRCO                                                                                |     | 213  |     | µA/MHz |
| Current consumption in EM2 mode, VSCALE0                  | I <sub>EM2_VS</sub> | Full RAM retention and RTC run-<br>ning from LFXO                                          | _   | 1.87 |     | μA     |
|                                                           |                     | Full RAM retention and RTC run-<br>ning from LFRCO                                         | _   | 1.86 |     | μA     |
|                                                           |                     | 24 kB RAM retention and RTC running from LFXO                                              | _   | 1.73 | _   | μA     |
|                                                           |                     | 8 kB RAM retention and RTC run-<br>ning from LFXO                                          | —   | 1.57 | _   | μA     |
|                                                           |                     | 8 kB RAM retention and RTC run-<br>ning from LFRCO                                         | _   | 1.56 | _   | μA     |
|                                                           |                     | 8 kB RAM retention and RTC run-<br>ning from LFXO, Radio RAM and<br>CPU cache not retained | _   | 1.32 | _   | μA     |
| Current consumption in EM3 mode, VSCALE0                  | I <sub>EM3_VS</sub> | 8 kB RAM retention and RTC run-<br>ning from ULFRCO                                        | _   | 1.34 | _   | μA     |
| Current consumption in EM4                                | I <sub>EM4</sub>    | No BURTC, no LF oscillator                                                                 | _   | 0.13 |     | μA     |
| mode                                                      |                     | BURTC with LFXO                                                                            | _   | 0.44 |     | μA     |
| Current consumption during reset                          | I <sub>RST</sub>    | Hard pin reset held                                                                        | _   | 190  | _   | μA     |

#### Table 4.7. MCU current consumption at 1.8 V

## EFR32FG22 Wireless Gecko SoC Family Data Sheet Electrical Specifications

| Parameter                                                                                  | Symbol               | Test Condition | Min | Тур  | Мах | Unit |
|--------------------------------------------------------------------------------------------|----------------------|----------------|-----|------|-----|------|
| Additional current in EM2 or<br>EM3 when any peripheral in<br>PD0B is enabled <sup>1</sup> | I <sub>PD0B_VS</sub> |                | _   | 0.54 | _   | μA   |

## Note:

1. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.9.4 Power Domains for a list of the peripherals in each power domain.

#### 4.6.4 Radio current consumption at 3.0V using DCDC

RF current consumption measured with MCU in EM1, HCLK = 38.4 MHz, and all MCU peripherals disabled. Unless otherwise indicated, typical conditions are: VREGVDD = 3.0V. AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8 V powered from DCDC. T<sub>A</sub> = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at T<sub>A</sub> = 25 °C.

| Table 4.8. Radio current consumption at 3.0V using DCD |
|--------------------------------------------------------|
|--------------------------------------------------------|

| Parameter                                                                   | Symbol                                                                                                  | Test Condition                                                                 | Min | Тур | Мах | Unit |
|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|-----|-----|------|
| System current consumption<br>in receive mode, active pack-<br>et reception | I <sub>RX_ACTIVE</sub>                                                                                  | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only)          | —   | 3.6 | _   | mA   |
|                                                                             | VSCALE1<br>1 Mbit/s, 2GF<br>VSCALE2<br>2 Mbit/s, 2GF<br>VSCALE1, E<br>only)<br>2 Mbit/s, 2GF<br>VSCALE1 | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1                                       | —   | 3.8 | _   | mA   |
|                                                                             |                                                                                                         | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2                                       | —   | 3.9 | _   | mA   |
|                                                                             |                                                                                                         | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only)          | —   | 4.0 | _   | mA   |
|                                                                             |                                                                                                         | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1                                       | —   | 4.2 | _   | mA   |
|                                                                             |                                                                                                         | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2                                       | —   | 4.4 | _   | mA   |
|                                                                             |                                                                                                         | 802.15.4 receiving frame, f = 2.4<br>GHz, VSCALE1, EM1P (Radio<br>clocks only) | —   | 3.9 | _   | mA   |
|                                                                             |                                                                                                         | 802.15.4 receiving frame, f = 2.4<br>GHz, VSCALE1                              | —   | 4.1 | _   | mA   |
|                                                                             |                                                                                                         | 802.15.4 receiving frame, f = 2.4<br>GHz, VSCALE2                              | —   | 4.3 | _   | mA   |
| System current consumption in receive mode, listening for packet            | I <sub>RX_LISTEN</sub>                                                                                  | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only)          | —   | 3.6 | _   | mA   |
|                                                                             |                                                                                                         | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1                                       | —   | 3.8 | _   | mA   |
|                                                                             |                                                                                                         | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2                                       | —   | 4.0 | _   | mA   |
|                                                                             |                                                                                                         | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only)          | _   | 4.1 | _   | mA   |
|                                                                             |                                                                                                         | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1                                       | —   | 4.3 | _   | mA   |
|                                                                             |                                                                                                         | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2                                       | —   | 4.5 | _   | mA   |
|                                                                             |                                                                                                         | 802.15.4, f = 2.4 GHz, VSCALE1,<br>EM1P (Radio clocks only)                    | —   | 4.2 | _   | mA   |
|                                                                             |                                                                                                         | 802.15.4, f = 2.4 GHz, VSCALE1                                                 | —   | 4.4 | —   | mA   |
|                                                                             |                                                                                                         | 802.15.4, f = 2.4 GHz, VSCALE2                                                 | —   | 4.6 |     | mA   |

| Parameter                                      | Symbol                                                                                 | Test Condition                                                                         | Min | Тур | Max | Unit |
|------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-----|-----|------|
| System current consumption<br>in transmit mode | I <sub>TX</sub>                                                                        | f = 2.4 GHz, CW, 0 dBm PA, 0<br>dBm output power, VSCALE1,<br>EM1P (Radio clocks only) | -   | 4.1 | -   | mA   |
|                                                | f = 2.4 GHz, CW, 6 dBm PA, 6<br>dBm output power, VSCALE1,<br>EM1P (Radio clocks only) | -                                                                                      | 8.2 | -   | mA  |      |
|                                                |                                                                                        | f = 2.4 GHz, CW, 0 dBm PA, 0<br>dBm output power, VSCALE1                              | _   | 4.3 | -   | mA   |
|                                                |                                                                                        | f = 2.4 GHz, CW, 6 dBm PA, 6<br>dBm output power, VSCALE1                              | _   | 8.4 | _   | mA   |
|                                                |                                                                                        | f = 2.4 GHz, CW, 0 dBm PA, 0<br>dBm output power, VSCALE2                              | _   | 4.4 | -   | mA   |
|                                                |                                                                                        | f = 2.4 GHz, CW, 6 dBm PA, 6<br>dBm output power, VSCALE2                              | _   | 8.5 | -   | mA   |

#### 4.7 Flash Characteristics

| Parameter                                      | Symbol               | Test Condition                  | Min    | Тур  | Мах  | Unit   |
|------------------------------------------------|----------------------|---------------------------------|--------|------|------|--------|
| Flash Supply voltage during write or erase     | V <sub>FLASH</sub>   |                                 | 1.71   | _    | 3.8  | V      |
| Flash erase cycles before failure <sup>1</sup> | EC <sub>FLASH</sub>  |                                 | 10,000 | _    | -    | cycles |
| Flash data retention <sup>1</sup>              | RET <sub>FLASH</sub> |                                 | 10     |      | _    | years  |
| Program Time                                   | t <sub>PROG</sub>    | one word (32-bits)              | 42.1   | 44   | 45.6 | uSec   |
|                                                |                      | average per word over 128 words | 10.3   | 10.9 | 11.3 | uSec   |
| Page Erase Time                                | t <sub>PERASE</sub>  |                                 | 11.4   | 12.9 | 14.4 | ms     |
| Mass Erase Time                                | t <sub>MERASE</sub>  | Erases all of User Code area    | 11.7   | 13   | 14.3 | ms     |
| Program Current                                | I <sub>PROG</sub>    |                                 | _      |      | 1.45 | mA     |
| Page Erase Current                             | IPERASE              | Page Erase                      | _      |      | 1.34 | mA     |
| Mass Erase Current                             | I <sub>MERASE</sub>  | Mass Erase                      | _      |      | 1.28 | mA     |

#### Table 4.9. Flash Characteristics

#### Note:

1. Flash data retention information is published in the Quarterly Quality and Reliability Report.

#### 4.8 Energy Mode Wake-up and Entry Times

Unless otherwise specified, these times are measured using the HFRCO at 19 MHz.

#### Table 4.10. Energy Mode Wake-up and Entry Times

| Parameter                                | Symbol               | Test Condition                                   | Min | Тур   | Max | Unit  |
|------------------------------------------|----------------------|--------------------------------------------------|-----|-------|-----|-------|
| Wake-up Time from EM1                    | t <sub>EM1_WU</sub>  | Code execution from flash                        | _   | 3     |     | HCLKs |
|                                          |                      | Code execution from RAM                          | _   | 1.42  | _   | μs    |
| Wake-up Time from EM2                    | t <sub>EM2_WU</sub>  | Code execution from flash, No<br>Voltage Scaling | _   | 13.22 | _   | μs    |
|                                          |                      | Code execution from RAM, No<br>Voltage Scaling   | _   | 5.15  | _   | μs    |
|                                          |                      | Voltage scaling up one level <sup>1</sup>        | _   | 37.89 | _   | μs    |
|                                          |                      | Voltage scaling up two levels <sup>2</sup>       | _   | 50.56 | _   | μs    |
| Wake-up Time from EM3                    | tem3_wu              | Code execution from flash, No<br>Voltage Scaling |     | 13.21 |     | μs    |
|                                          |                      | Code execution from RAM, No<br>Voltage Scaling   | _   | 5.15  | _   | μs    |
|                                          |                      | Voltage scaling up one level <sup>1</sup>        | —   | 37.90 | _   | μs    |
|                                          |                      | Voltage scaling up two levels <sup>2</sup>       | —   | 50.55 | _   | μs    |
| Wake-up Time from EM4                    | t <sub>EM4_WU</sub>  | Code execution from flash                        |     | 8.81  |     | ms    |
| Entry time to EM1                        | t <sub>EM1_ENT</sub> | Code execution from flash                        | _   | 1.29  | _   | μs    |
| Entry time to EM2                        | t <sub>EM2_ENT</sub> | Code execution from flash                        | _   | 5.23  | _   | μs    |
| Entry time to EM3                        | t <sub>EM3_ENT</sub> | Code execution from flash                        | _   | 5.23  | _   | μs    |
| Entry time to EM4                        | t <sub>EM4_ENT</sub> | Code execution from flash                        | _   | 9.96  | _   | μs    |
| Voltage scaling time in EM0 <sup>3</sup> | t <sub>SCALE</sub>   | Up from VSCALE1 to VSCALE2                       | —   | 32    | _   | μs    |
|                                          |                      | Down from VSCALE2 to<br>VSCALE1                  | _   | 172   | _   | μs    |

Note:

1. Voltage scaling one level is between VSCALE0 and VSCALE1 or between VSCALE1 and VSCALE2.

2. Voltage scaling two levels is between VSCALE0 and VSCALE2.

3. During voltage scaling in EM0, RAM is inaccessible and processor will be halted until complete.

#### 4.9 Boot Timing

Secure boot impacts the recovery time from all sources of device reset. In addition to the root code authentication process, which cannot be disabled or bypassed, the root code can authenticate a bootloader, and the bootloader can authenticate the application. In projects that include only an application and no bootloader, the root code can authenticate the application directly. The duration of each authentication operation depends on two factors: the computation of the associated image hash, which is proportional to the size of the image, and the verification of the image signature, which is independent of image size.

The duration for the root code to authenticate the bootloader will depend on the SE firmware version as well as on the size of the bootloader.

The duration for the bootloader to authenticate the application can depend on the size of the application.

The configurations below assume that the associated bootloader and application code images do not contain a bootloader certificate or an application certificate. Authenticating a bootloader certificate or an application certificate will extend the boot time by an additional 6 to 7 ms.

The table below provides the durations from the termination of reset until the completion of the secure boot process (start of main() function in the application image) under various conditions.

Conditions:

- VSE firmware version: 1.2.6
- Gecko Bootloader size: 13.0 kB

Timing is expected to be similar for subsequent VSE firmware versions. Refer to VSE firmware release notes for any significant changes.

| Parameter | Symbol            | Test Condition                                                                                                                   | Min | Тур  | Мах | Unit |
|-----------|-------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Boot time | t <sub>BOOT</sub> | Secure boot application check dis-<br>abled, no bootloader                                                                       | —   | 14.9 |     | ms   |
|           |                   | Secure boot application check dis-<br>abled, second stage bootloader<br>check enabled <sup>1</sup> , 50 kB application<br>size   | _   | 21.3 | _   | ms   |
|           |                   | Secure boot application check en-<br>abled, second stage bootloader<br>check enabled <sup>1</sup> , 50 kB application<br>size    | _   | 48.4 |     | ms   |
|           |                   | Secure boot application check en-<br>abled, second stage bootloader<br>check enabled <sup>1</sup> , 150 kB applica-<br>tion size | _   | 54.0 |     | ms   |
|           |                   | Secure boot application check en-<br>abled, second stage bootloader<br>check enabled <sup>1</sup> , 350 kB applica-<br>tion size | _   | 65.1 | _   | ms   |

#### Table 4.11. Boot Timing

Note:

1. Timing is measured with the specified bootloader size. Actual bootloader size will impact the boot timing slightly, with a similar µs / kB ratio as application size.

#### 4.10 RFSENSE Low-energy Wake-on-RF

| Parameter                                                                | Symbol                  | Test Condition                                                                                   | Min | Тур | Мах | Unit |
|--------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Average current                                                          | IRFSENSE                | RF energy below wake threshold                                                                   | _   | 138 | _   | nA   |
|                                                                          |                         | Selective mode, RF energy above threshold but no OOK sync detected                               | _   | 131 | —   | nA   |
| RF level above which                                                     | THRES <sub>TRIG</sub>   | Threshold set to -34 dBm                                                                         | -28 | _   | _   | dBm  |
| RFSENSE will detect signal <sup>1</sup>                                  |                         | Threshold set to -22 dBm                                                                         | -19 | _   | _   | dBm  |
| RF level below which<br>RFSENSE will not detect sig-<br>nal <sup>1</sup> | THRES <sub>NOTRIG</sub> | Threshold set to -34 dBm                                                                         | _   | _   | -40 | dBm  |
|                                                                          |                         | Threshold set to -22 dBm                                                                         | _   | —   | -26 | dBm  |
| Sensitivity in selective OOK mode <sup>1</sup>                           | SENS <sub>OOK</sub>     | Sensitivity for > 90% probability of<br>OOK detection <sup>2</sup> , threshold set to<br>-34 dBm | -28 | _   | —   | dBm  |
|                                                                          |                         | Sensitivity for > 90% probability of<br>OOK detection <sup>2</sup> , threshold set to<br>-22 dBm | -19 | _   | _   | dBm  |

#### Table 4.12. RFSENSE Low-energy Wake-on-RF

#### Note:

1. Values collected with conducted measurements performed at the end of the matching network.

2. Selective wake signal is 1 kHz OOK Manchester-coded, 8 bits of preamble, 32-bit sync word.

#### 4.11 2.4 GHz RF Transceiver Characteristics

#### 4.11.1 RF Transmitter Characteristics

### 4.11.1.1 RF Transmitter General Characteristics for the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_A = 25$  °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

#### Table 4.13. RF Transmitter General Characteristics for the 2.4 GHz Band

| Parameter                                                                              | Symbol                        | Test Condition                                                                                                   | Min  | Тур  | Max  | Unit |
|----------------------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| RF tuning frequency range                                                              | F <sub>RANGE</sub>            |                                                                                                                  | 2360 | —    | 2500 | MHz  |
| Radio-only current consump-<br>tion while transmitting <sup>1</sup>                    | I <sub>TX_RADIO</sub>         | f = 2.4 GHz, CW, 0 dBm PA, 0<br>dBm output power                                                                 | _    | 3.4  | _    | mA   |
|                                                                                        |                               | f = 2.4 GHz, CW, 6 dBm PA, 6<br>dBm output power                                                                 | _    | 7.5  | _    | mA   |
| Maximum TX power <sup>2</sup>                                                          | POUT <sub>MAX</sub>           | 6 dBm PA <sup>3</sup>                                                                                            | —    | 6    | —    | dBm  |
|                                                                                        |                               | 0 dBm PA                                                                                                         | —    | 0    | _    | dBm  |
| Minimum active TX power                                                                | POUT <sub>MIN</sub>           | 6 dBm PA                                                                                                         |      | -27  | _    | dBm  |
|                                                                                        |                               | 0 dBm PA                                                                                                         |      | -28  | _    | dBm  |
| Output power variation vs<br>supply voltage variation, fre-<br>quency = 2450 MHz       | POUT <sub>VAR_V</sub>         | 6 dBm PA output power, using<br>DCDC with VREGVDD swept<br>from 1.8 to 3.0 V                                     | -    | 0.04 | _    | dB   |
|                                                                                        |                               | 0 dBm PA output power, using<br>DCDC with VREGVDD swept<br>from 1.8 to 3.0 V                                     | _    | 0.03 | _    | dB   |
| Output power variation vs<br>temperature, Frequency =<br>2450 MHz                      | POUT <sub>VAR_T</sub>         | 0 dBm PA at 0 dBm, (-40 to +85<br>°C)                                                                            | _    | 1.0  | _    | dB   |
| Output power variation vs RF frequency                                                 | POUT <sub>VAR_F</sub>         | 6 dBm PA, 6 dBm                                                                                                  |      | 0.20 | _    | dB   |
|                                                                                        |                               | 0 dBm PA, 0 dBm                                                                                                  | —    | 0.19 | _    | dB   |
| Spurious emissions of har-<br>monics in restricted bands<br>per FCC Part 15.205/15.209 | SPUR <sub>HRM_FCC_</sub><br>R | Continuous transmission of CW<br>carrier, P <sub>out</sub> = POUT <sub>MAX</sub> , Test<br>Frequency = 2450 MHz. | -    | -47  | _    | dBm  |

| Parameter                                                                                                                      | Symbol                         | Test Condition                                                                                                                                                     | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Spurious emissions out-of-<br>band (above 2.483 GHz or<br>below 2.4 GHz) in restricted<br>bands, per FCC part<br>15.205/15.209 | SPUR <sub>OOB_FCC_</sub><br>R  | Restricted bands 30-88 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = POUT <sub>MAX</sub> , Test<br>Frequency = 2450 MHz                     | _   | -47 | _   | dBm  |
|                                                                                                                                |                                | Restricted bands 88 - 216 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = POUT <sub>MAX</sub> , Test<br>Frequency = 2450 MHz                  | _   | -47 | _   | dBm  |
|                                                                                                                                |                                | Restricted bands 216 - 960 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = POUT <sub>MAX</sub> , Test<br>Frequency = 2450 MHz                 |     | -47 | _   | dBm  |
|                                                                                                                                |                                | Restricted bands > 960 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = POUT <sub>MAX</sub> , Test<br>Frequency = 2450 MHz                     | _   | -47 | _   | dBm  |
| Spurious emissions out-of-<br>band in non-restricted bands<br>per FCC Part 15.247                                              | SPUR <sub>OOB_FCC_</sub><br>NR | Frequencies above 2.483 GHz or<br>below 2.4 GHz, continuous trans-<br>mission CW carrier, P <sub>out</sub> =<br>POUT <sub>MAX</sub> , Test Frequency =<br>2450 MHz | _   | -26 | _   | dBc  |
| Spurious emissions per ETSI<br>EN300.440                                                                                       | SPUR <sub>ETSI440</sub>        | 47-74 MHz,87.5-108 MHz,<br>174-230 MHz, 470-862 MHz, P <sub>out</sub><br>= POUT <sub>MAX</sub> , Test Frequency =<br>2450 MHz                                      | _   | -60 | _   | dBm  |
|                                                                                                                                |                                | 25-1000 MHz, excluding above<br>frequencies. P <sub>out</sub> = POUT <sub>MAX</sub> ,<br>Test Frequency = 2450 MHz                                                 | _   | -42 | _   | dBm  |
|                                                                                                                                |                                | 1G-14G, P <sub>out</sub> = POUT <sub>MAX</sub> , Test<br>Frequency = 2450 MHz                                                                                      | —   | -36 | _   | dBm  |
| Spurious emissions out-of-<br>band, per ETSI 300.328                                                                           | SPUR <sub>ETSI328</sub>        | [2400-2BW to 2400-BW],<br>[2483.5+BW to 2483.5+2BW],<br>P <sub>out</sub> = POUT <sub>MAX</sub> , Test Frequency<br>= 2450 MHz                                      | _   | -26 | _   | dBm  |
|                                                                                                                                |                                | 47-74 MHz, 87.5-118 MHz,<br>174-230 MHz, 470-862 MHz, P <sub>out</sub><br>= POUT <sub>MAX</sub> , Test Frequency =<br>2450 MHz                                     | _   | -60 | _   | dBm  |
|                                                                                                                                |                                | 30-47 MHz, 74-87.5 MHz,<br>118-174 MHz, 230-470 MHz,<br>862-1000 MHz , P <sub>out</sub> = POUT <sub>MAX</sub> ,<br>Test Frequency = 2450 MHz                       | _   | -42 | _   | dBm  |
|                                                                                                                                |                                | 1G-12.75 GHz, excluding bands<br>listed above, P <sub>out</sub> = POUT <sub>MAX</sub> ,<br>Test Frequency = 2450 MHz                                               | _   | -36 | _   | dBm  |
|                                                                                                                                |                                | [2400-BW to 2400], [2483.5 to<br>2483.5+BW] P <sub>out</sub> = POUT <sub>MAX</sub> ,<br>Test Frequency = 2450 MHz                                                  | _   | -16 | _   | dBm  |

| Parameter               | Symbol                | Test Condition                                                                                                             | Min             | Тур | Max             | Unit    |
|-------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------------|---------|
| Note:                   |                       |                                                                                                                            |                 |     |                 |         |
| 1. Supply current to ra | dio, supplied by DC-  | DC with 3.0 V, measured at VREGVDD.                                                                                        |                 |     |                 |         |
|                         |                       | ermined by the ordering part number (O<br>ne Max TX Power column of the Orderin                                            |                 |     | s for all devic | es cov- |
|                         | characteristics and r | nan 6 dBm output power (see Figure 4.9<br>ecommended application circuits are sp<br>n, harmonics may be higher than regula | ecified at 6 dl |     |                 |         |

# 4.11.1.2 RF Transmitter Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_A = 25$  °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

# Table 4.14. RF Transmitter Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band

| Parameter                                     | Symbol                 | Test Condition                                                                                    | Min | Тур   | Max | Unit           |
|-----------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------|-----|-------|-----|----------------|
| Error vector magnitude per 802.15.4-2011      | EVM                    | Average across frequency, signal<br>is DSSS-OQPSK reference pack-<br>et, P <sub>out</sub> = 6 dBm | _   | 3.0   | _   | % rms          |
|                                               |                        | Average across frequency, signal<br>is DSSS-OQPSK reference pack-<br>et, P <sub>out</sub> = 0 dBm | _   | 3.0   | _   | % rms          |
| Power spectral density limit                  | PSD <sub>LIMIT</sub>   | Relative, at carrier $\pm$ 3.5 MHz,<br>P <sub>out</sub> = 6 dBm                                   | _   | -50.7 | _   | dBc/<br>100kHz |
|                                               |                        | Relative, at carrier ± 3.5 MHz,<br>P <sub>out</sub> = 0 dBm                                       |     | -50.8 | _   | dBc/<br>100kHz |
|                                               |                        | Absolute, at carrier ± 3.5 MHz,<br>P <sub>out</sub> = 6 dBm                                       | _   | -52.5 | _   | dBm/<br>100kHz |
|                                               |                        | Absolute, at carrier ± 3.5 MHz,<br>P <sub>out</sub> = 0 dBm                                       | _   | -58.3 | _   | dBm/<br>100kHz |
|                                               |                        | Per FCC part 15.247, P <sub>out</sub> = 6<br>dBm                                                  | _   | -1.4  | _   | dBm/<br>3kHz   |
|                                               |                        | Per FCC part 15.247, P <sub>out</sub> = 0<br>dBm                                                  | _   | -7.4  | _   | dBm/<br>3kHz   |
|                                               |                        | ETSI 300.328 P <sub>out</sub> = 6 dBm                                                             | _   | 5.6   | —   | dBm            |
|                                               |                        | ETSI 300.328 P <sub>out</sub> = 0 dbm                                                             | _   | -1.0  | _   | dBm            |
| Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | 99% BW at highest and lowest channels in band, P <sub>out</sub> = 6 dBm                           | _   | 2.2   | -   | MHz            |
|                                               |                        | 99% BW at highest and lowest channels in band, P <sub>out</sub> = 0 dBm                           | —   | 2.2   | _   | MHz            |

#### 4.11.1.3 RF Transmitter Characteristics for 2GFSK in the 2.4 GHz Band 1 Mbps Data Rate

Unless otherwise indicated, typical conditions are:  $T_A = 25$  °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

| Parameter                                     | Symbol                 | Test Condition                                                            | Min | Тур  | Мах | Unit         |
|-----------------------------------------------|------------------------|---------------------------------------------------------------------------|-----|------|-----|--------------|
| Transmit 6 dB bandwidth                       | TXBW                   | P <sub>out</sub> = 6 dBm                                                  | _   | 630  | _   | kHz          |
|                                               |                        | P <sub>out</sub> = 0 dBm                                                  | —   | 640  | _   | kHz          |
| Power spectral density limit                  | PSD <sub>LIMIT</sub>   | P <sub>out</sub> = 6 dBm, Per FCC part<br>15.247 at 6 dBm                 | _   | 2.9  | _   | dBm/<br>3kHz |
|                                               |                        | P <sub>out</sub> = 0 dBm, Per FCC part<br>15.247 at 0 dBm                 | _   | -3.2 | _   | dBm/<br>3kHz |
|                                               |                        | Per ETSI 300.328 at 10 dBm/1<br>MHz                                       | _   | 7.1  | _   | dBm          |
| Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | P <sub>out</sub> = 6 dBm 99% BW at highest<br>and lowest channels in band |     | 1.1  | _   | MHz          |
|                                               |                        | P <sub>out</sub> = 0 dBm 99% BW at highest<br>and lowest channels in band | _   | 1.1  | _   | MHz          |

## Table 4.15. RF Transmitter Characteristics for 2GFSK in the 2.4 GHz Band 1 Mbps Data Rate

#### 4.11.1.4 RF Transmitter Characteristics for 2GFSK in the 2.4 GHz Band 2 Mbps Data Rate

Unless otherwise indicated, typical conditions are:  $T_A = 25$  °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

## Table 4.16. RF Transmitter Characteristics for 2GFSK in the 2.4 GHz Band 2 Mbps Data Rate

| Parameter                                        | Symbol                 | Test Condition                                                            | Min | Тур  | Мах | Unit         |
|--------------------------------------------------|------------------------|---------------------------------------------------------------------------|-----|------|-----|--------------|
| Transmit 6 dB bandwidth                          | TXBW                   | P <sub>out</sub> = 6 dBm                                                  | _   | 1250 | _   | kHz          |
|                                                  |                        | P <sub>out</sub> = 0 dBm                                                  | _   | 1220 | _   | kHz          |
| Power spectral density limit                     | PSD <sub>LIMIT</sub>   | P <sub>out</sub> = 6 dBm, Per FCC part<br>15.247 at 6 dBm                 | _   | 0.5  | _   | dBm/<br>3kHz |
|                                                  |                        | P <sub>out</sub> = 0 dBm, Per FCC part<br>15.247 at 0 dBm                 | _   | -5.7 | _   | dBm/<br>3kHz |
|                                                  |                        | Per ETSI 300.328 at 10 dBm/1<br>MHz                                       | _   | 6.3  | _   | dBm          |
| Occupied channel bandwidth<br>per ETSI EN300.328 | OCP <sub>ETSI328</sub> | P <sub>out</sub> = 6 dBm 99% BW at highest<br>and lowest channels in band |     | 2.1  | _   | MHz          |
|                                                  |                        | P <sub>out</sub> = 0 dBm 99% BW at highest<br>and lowest channels in band | —   | 2.1  | _   | MHz          |

# 4.11.2 RF Receiver Characteristics

#### 4.11.2.1 RF Receiver General Characteristics for the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_A = 25$  °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

# Table 4.17. RF Receiver General Characteristics for the 2.4 GHz Band

| Parameter                                                        | Symbol                 | Test Condition                            | Min  | Тур  | Max  | Unit |
|------------------------------------------------------------------|------------------------|-------------------------------------------|------|------|------|------|
| RF tuning frequency range                                        | F <sub>RANGE</sub>     |                                           | 2360 | —    | 2500 | MHz  |
| Radio-only current consump-<br>tion in receive mode <sup>1</sup> | I <sub>RX_RADIO</sub>  |                                           | _    | 2.5  | _    | mA   |
| Receive mode maximum spurious emission                           | SPUR <sub>RX</sub>     | 30 MHz to 1 GHz                           | _    | -63  | _    | dBm  |
|                                                                  |                        | 1 GHz to 12 GHz                           |      | -53  | _    | dBm  |
| Max spurious emissions dur-<br>ing active receive mode, per      | SPUR <sub>RX_FCC</sub> | 216 MHz to 960 MHz, conducted measurement | _    | -47  | _    | dBm  |
| FCC Part 15.109(a)                                               |                        | Above 960 MHz, conducted measurement.     |      | -47  | _    | dBm  |
| 2GFSK Sensitivity                                                | SENS <sub>2GFSK</sub>  | 2 Mbps 2GFSK signal, 1% PER               |      | -93  | _    | dBm  |
|                                                                  |                        | 250 kbps 2GFSK signal, 0.1%<br>BER        |      | -104 | _    | dBm  |
| Note:<br>1. Supply current to radio, s                           | upplied by DC-D0       | C with 3.0 V, measured at VREGVDD.        |      | 1    | 1    |      |

silabs.com | Building a more connected world.

#### 4.11.2.2 RF Receiver Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_A = 25$  °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz.

## Table 4.18. RF Receiver Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band

| Parameter                                                                                                                                    | Symbol              | Test Condition                                                       | Min | Тур    | Max | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------|-----|--------|-----|------|
| Rx Max Strong Signal Input<br>Level for 1% PER                                                                                               | RX <sub>SAT</sub>   | Signal is reference signal <sup>1</sup> . Packet length is 20 octets | _   | 10     | _   | dBm  |
| Sensitivity, 1% PER                                                                                                                          | SENS                | Signal is reference signal. Packet length is 20 octets               | _   | -102.3 | _   | dBm  |
| Co-channel interferer rejec-<br>tion, 1% PER                                                                                                 | CCR                 | Desired signal 3 dB above sensi-<br>tivity limit                     | —   | -1.7   | _   | dB   |
| High-side adjacent channel<br>rejection, 1% PER. Desired<br>is reference signal at 3 dB<br>above reference sensitivity<br>level <sup>2</sup> | ACR <sub>P1</sub>   | Interferer is reference signal at +1 channel-spacing                 | _   | 34.9   | _   | dB   |
| Low-side adjacent channel<br>rejection, 1% PER. Desired<br>is reference signal at 3 dB<br>above reference sensitivity<br>level <sup>2</sup>  | ACR <sub>M1</sub>   | Interferer is reference signal at -1 channel-spacing                 | _   | 34.8   |     | dB   |
| Alternate channel rejection,<br>1% PER. Desired is refer-<br>ence signal at 3 dB above<br>reference sensitivity level <sup>2</sup>           | ACR <sub>2</sub>    | Interferer is reference signal at ± 2 channel-spacing                | _   | 47.1   | _   | dB   |
| Image rejection , 1% PER.<br>Desired is reference signal at<br>3 dB above reference sensi-<br>tivity level <sup>2</sup>                      | IR                  | Interferer is CW in image band <sup>3</sup>                          | _   | 34.1   | _   | dB   |
| Blocking rejection of all other channels, 1% PER. Desired                                                                                    | BLOCK               | Interferer frequency < Desired fre-<br>quency - 3 channel-spacing    | _   | 53.2   | _   | dB   |
| is reference signal at 3 dB<br>above reference sensitivity<br>level <sup>2</sup> . Interferer is reference<br>signal                         |                     | Interferer frequency > Desired fre-<br>quency + 3 channel-spacing    | _   | 53.1   | _   | dB   |
| RSSI resolution                                                                                                                              | RSSI <sub>RES</sub> | -100 dBm to +5 dBm                                                   | —   | 0.25   | _   | dB   |
| RSSI accuracy in the linear region as defined by 802.15.4-2003                                                                               | RSSI <sub>LIN</sub> |                                                                      |     | +/-6   | _   | dB   |

## Note:

1. Reference signal is defined as O-QPSK DSSS per 802.15.4, Frequency range = 2400-2483.5 MHz, Symbol rate = 62.5 ksymbols/s.

2. Reference sensitivity level is -85 dBm.

3. Due to low-IF frequency, there is some overlap of adjacent channel and image channel bands. Adjacent channel CW blocker tests place the Interferer center frequency at the Desired frequency ± 5 MHz on the channel raster, whereas the image rejection test places the CW interferer near the image frequency of the Desired signal carrier, regardless of the channel raster.

#### 4.11.2.3 RF Receiver Characteristics for 2GFSK in the 2.4 GHz Band 1 Mbps Data Rate

Unless otherwise indicated, typical conditions are:  $T_A = 25$  °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz, Packet length is 255 bytes.

## Table 4.19. RF Receiver Characteristics for 2GFSK in the 2.4 GHz Band 1 Mbps Data Rate

| Parameter                                        | Symbol              | Test Condition                                                                                       | Min | Тур   | Мах | Unit |
|--------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| Rx Max Strong Signal Input<br>Level for 0.1% BER | RX <sub>SAT</sub>   | Signal is reference signal <sup>1</sup>                                                              | _   | 10    | _   | dBm  |
| Sensitivity                                      | SENS                | Signal is reference signal, 255 byte payload <sup>1</sup>                                            | —   | -97.4 | —   | dBm  |
|                                                  |                     | Signal is reference signal, 37 byte payload <sup>2</sup>                                             | _   | -98.9 | _   | dBm  |
| Signal to co-channel interfer-<br>er             | C/I <sub>CC</sub>   | (see notes) <sup>1 3</sup>                                                                           | _   | 8.7   |     | dB   |
| N ± 1 Adjacent channel se-<br>lectivity          | C/I <sub>1</sub>    | Interferer is reference signal at +1<br>MHz offset <sup>1 4 3 5</sup>                                | _   | -6.6  |     | dB   |
|                                                  |                     | Interferer is reference signal at -1<br>MHz offset <sup>1 4 3 5</sup>                                | _   | -6.5  | _   | dB   |
| N ± 2 Alternate channel se-<br>lectivity         | C/I <sub>2</sub>    | Interferer is reference signal at +2<br>MHz offset <sup>1 4 3 5</sup>                                | —   | -40.9 | _   | dB   |
|                                                  |                     | Interferer is reference signal at -2<br>MHz offset <sup>1 4 3 5</sup>                                | —   | -39.9 | _   | dB   |
| N ± 3 Alternate channel se-<br>lectivity         | C/I <sub>3</sub>    | Interferer is reference signal at +3<br>MHz offset <sup>1 4 3 5</sup>                                | _   | -45.9 | _   | dB   |
|                                                  |                     | Interferer is reference signal at -3<br>MHz offset <sup>1 4 3 5</sup>                                | _   | -46.2 | _   | dB   |
| Selectivity to image frequen-<br>cy              | C/I <sub>IM</sub>   | Interferer is reference signal at im-<br>age frequency with 1 MHz preci-<br>sion <sup>1 5</sup>      | _   | -23.5 | —   | dB   |
| Selectivity to image frequen-<br>cy ± 1 MHz      | C/I <sub>IM_1</sub> | Interferer is reference signal at im-<br>age frequency +1 MHz with 1<br>MHz precision <sup>1 5</sup> | _   | -40.9 | —   | dB   |
|                                                  |                     | Interferer is reference signal at im-<br>age frequency -1 MHz with 1 MHz<br>precision <sup>1 5</sup> | _   | -6.6  | _   | dB   |

2.0.1% Bit Error Rate.

3. Desired signal -67 dBm.

4. Desired frequency 2402 MHz  $\leq$  Fc  $\leq$  2480 MHz.

5. With allowed exceptions.

#### 4.11.2.4 RF Receiver Characteristics for 2GFSK in the 2.4 GHz Band 2 Mbps Data Rate

Unless otherwise indicated, typical conditions are:  $T_A = 25$  °C, VREGVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = 1.8 V powered from DCDC. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz, Packet length is 255 bytes.

## Table 4.20. RF Receiver Characteristics for 2GFSK in the 2.4 GHz Band 2 Mbps Data Rate

| Parameter                                        | Symbol              | Test Condition                                                                                       | Min | Тур   | Мах | Unit |
|--------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| Rx Max Strong Signal Input<br>Level for 0.1% BER | RX <sub>SAT</sub>   | Signal is reference signal <sup>1</sup>                                                              | _   | 10    | _   | dBm  |
| Sensitivity                                      | SENS                | Signal is reference signal, 37 byte payload <sup>2</sup>                                             | _   | -96.2 |     | dBm  |
|                                                  |                     | Signal is reference signal, 255 byte payload <sup>1</sup>                                            | _   | -94.6 | _   | dBm  |
| Signal to co-channel interfer-<br>er             | C/I <sub>CC</sub>   | (see notes) <sup>1 3</sup>                                                                           | _   | 8.8   | _   | dB   |
| N ± 1 Adjacent channel se-<br>lectivity          | C/I <sub>1</sub>    | Interferer is reference signal at +2<br>MHz offset <sup>1 4 3 5</sup>                                | —   | -9.2  | —   | dB   |
|                                                  |                     | Interferer is reference signal at -2<br>MHz offset <sup>1 4 3 5</sup>                                | _   | -6.6  |     | dB   |
| N ± 2 Alternate channel se-<br>lectivity         | C/I <sub>2</sub>    | Interferer is reference signal at +4<br>MHz offset <sup>1 4 3 5</sup>                                | _   | -43.3 |     | dB   |
|                                                  |                     | Interferer is reference signal at -4<br>MHz offset <sup>1 4 3 5</sup>                                | —   | -44.0 | _   | dB   |
| N ± 3 Alternate channel se-<br>lectivity         | C/I <sub>3</sub>    | Interferer is reference signal at +6<br>MHz offset <sup>1 4 3 5</sup>                                | _   | -48.6 | _   | dB   |
|                                                  |                     | Interferer is reference signal at -6<br>MHz offset <sup>1 4 3 5</sup>                                | _   | -50.7 |     | dB   |
| Selectivity to image frequen-<br>cy              | C/I <sub>IM</sub>   | Interferer is reference signal at im-<br>age frequency with 1 MHz preci-<br>sion <sup>1 5</sup>      | _   | -23.8 | —   | dB   |
| Selectivity to image frequen-<br>cy ± 2 MHz      | C/I <sub>IM_1</sub> | Interferer is reference signal at im-<br>age frequency +2 MHz with 1<br>MHz precision <sup>1 5</sup> | —   | -43.3 | —   | dB   |
|                                                  |                     | Interferer is reference signal at im-<br>age frequency -2 MHz with 1 MHz<br>precision <sup>1 5</sup> | _   | -9.2  | _   | dB   |

2.0.1% Bit Error Rate.

3. Desired signal -64 dBm.

4. Desired frequency 2402 MHz  $\leq$  Fc  $\leq$  2480 MHz.

5. With allowed exceptions.

## 4.12 Oscillators

## 4.12.1 High Frequency Crystal Oscillator

Unless otherwise indicated, typical conditions are: AVDD = DVDD = 3.0 V. T<sub>A</sub> = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range.

## Table 4.21. High Frequency Crystal Oscillator

| Parameter                                                | Symbol                   | Test Condition                                  | Min | Тур  | Мах | Unit |
|----------------------------------------------------------|--------------------------|-------------------------------------------------|-----|------|-----|------|
| Crystal Frequency                                        | F <sub>HFXO</sub>        | see note <sup>1</sup>                           | _   | 38.4 | _   | MHz  |
| Supported crystal equivalent series resistance (ESR)     | ESR <sub>HFXO_38M4</sub> | 38.4 MHz, C <sub>L</sub> = 10 pF <sup>2 3</sup> | _   | 40   | 60  | Ω    |
| Supported range of crystal load capacitance <sup>4</sup> | C <sub>HFXO_LC</sub>     | 38.4 MHz, ESR = 40 Ohm <sup>3</sup>             | _   | 10   | —   | pF   |
| Supply Current                                           | I <sub>HFXO</sub>        |                                                 | _   | 415  | —   | μA   |
| Startup Time <sup>5</sup>                                | T <sub>STARTUP</sub>     | 38.4 MHz, ESR = 40 Ω, C <sub>L</sub> = 10<br>pF |     | 160  |     | μs   |
| On-chip tuning cap step size <sup>6</sup>                | SS <sub>HFXO</sub>       |                                                 | _   | 0.04 | _   | pF   |

#### Note:

1. The IEEE802.15.4 radio requires a 38.4 MHz crystal with a tolerance of ± 40 ppm over temperature and aging. Please use a crystal with the recommended frequency and tolerance.

2. The crystal should have a maximum ESR less than or equal to this maximum rating.

3. RF performance characteristics have been determined using crystals with an ESR of 40  $\Omega$  and C<sub>L</sub> of 10 pF.

4. Total load capacitance as seen by the crystal.

5. Startup time does not include time implemented by programmable TIMEOUTSTEADY delay.

6. The tuning step size is the effective step size when incrementing both of the tuning capacitors by one count. The step size for the each of the individual tuning capacitors is twice this value.

# 4.12.2 Low Frequency Crystal Oscillator

| Parameter                                                           | Symbol                | Test Condition                                                                        | Min  | Тур    | Max  | Unit |
|---------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------|------|--------|------|------|
| Crystal Frequency                                                   | F <sub>LFXO</sub>     |                                                                                       | _    | 32.768 | —    | kHz  |
| Supported Crystal equivalent                                        | ESR <sub>LFXO</sub>   | GAIN = 0                                                                              | _    | _      | 80   | kΩ   |
| series resistance (ESR)                                             |                       | GAIN = 1 to 3                                                                         | _    | _      | 100  | kΩ   |
| Supported range of crystal                                          | C <sub>L_LFXO</sub>   | GAIN = 0                                                                              | 4    | _      | 6    | pF   |
| load capacitance <sup>1</sup>                                       |                       | GAIN = 1                                                                              | 6    | _      | 10   | pF   |
|                                                                     |                       | GAIN = 2 (see note <sup>2</sup> )                                                     | 10   | —      | 12.5 | pF   |
|                                                                     |                       | GAIN = 3 (see note <sup>2</sup> )                                                     | 12.5 | _      | 18   | pF   |
| Current consumption                                                 | I <sub>CL12p5</sub>   | ESR = 70 kΩ, C <sub>L</sub> = 12.5 pF,<br>GAIN <sup>3</sup> = 2, AGC <sup>4</sup> = 1 | _    | 357    | _    | nA   |
| Startup Time                                                        | T <sub>STARTUP</sub>  | ESR = 70 kΩ, C <sub>L</sub> = 7 pF, GAIN <sup>3</sup> =<br>1, AGC <sup>4</sup> = 1    | _    | 63     | _    | ms   |
| On-chip tuning cap step size                                        | SS <sub>LFXO</sub>    |                                                                                       | _    | 0.26   | _    | pF   |
| On-chip tuning capacitor val-<br>ue at minimum setting <sup>5</sup> | C <sub>LFXO_MIN</sub> | CAPTUNE = 0                                                                           | _    | 4      | _    | pF   |
| On-chip tuning capacitor val-<br>ue at maximum setting <sup>5</sup> | C <sub>LFXO_MAX</sub> | CAPTUNE = 0x4F                                                                        | —    | 24.5   | _    | pF   |

# Table 4.22. Low Frequency Crystal Oscillator

# Note:

1. Total load capacitance seen by the crystal

2. Crystals with a load capacitance of greater than 12 pF require external load capacitors.

3. In LFXO\_CAL Register

4. In LFXO\_CFG Register

5. The effective load capacitance seen by the crystal will be  $C_{LFXO}/2$ . This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal

## 4.12.3 High Frequency RC Oscillator (HFRCO)

Unless otherwise indicated, typical conditions are: AVDD = DVDD = 3.0 V. T<sub>A</sub> = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range.

# Table 4.23. High Frequency RC Oscillator (HFRCO)

| Parameter                                       | Symbol                     | Test Condition                                 | Min  | Тур | Max  | Unit   |
|-------------------------------------------------|----------------------------|------------------------------------------------|------|-----|------|--------|
| Frequency Accuracy                              | F <sub>HFRCO_ACC</sub>     | For all production calibrated fre-<br>quencies | -3   | _   | 3    | %      |
| Current consumption on all                      | I <sub>HFRCO</sub>         | F <sub>HFRCO</sub> = 1 MHz                     | _    | 28  | _    | μA     |
| supplies <sup>1</sup>                           |                            | F <sub>HFRCO</sub> = 2 MHz                     | _    | 28  | _    | μΑ     |
|                                                 |                            | F <sub>HFRCO</sub> = 4 MHz                     | _    | 28  | _    | μΑ     |
|                                                 |                            | F <sub>HFRCO</sub> = 5 MHz                     | _    | 30  | _    | μA     |
|                                                 |                            | F <sub>HFRCO</sub> = 7 MHz                     | _    | 60  | _    | μA     |
|                                                 |                            | F <sub>HFRCO</sub> = 10 MHz                    | _    | 66  | _    | μA     |
|                                                 |                            | F <sub>HFRCO</sub> = 13 MHz                    | _    | 79  | _    | μA     |
|                                                 |                            | F <sub>HFRCO</sub> = 16 MHz                    | _    | 88  | _    | μΑ     |
|                                                 |                            | F <sub>HFRCO</sub> = 19 MHz                    | _    | 92  | _    | μA     |
|                                                 |                            | F <sub>HFRCO</sub> = 20 MHz                    | _    | 105 | _    | μA     |
|                                                 |                            | F <sub>HFRCO</sub> = 26 MHz                    | _    | 118 | _    | μA     |
|                                                 |                            | F <sub>HFRCO</sub> = 32 MHz                    | _    | 141 | _    | μA     |
|                                                 |                            | F <sub>HFRCO</sub> = 38 MHz                    | _    | 172 | _    | μA     |
| Clock Out current for<br>HFRCODPLL <sup>2</sup> | I <sub>CLKOUT_HFRCOD</sub> | FORCEEN bit of HFRCO0_CTRL<br>= 1              | _    | 3.0 | -    | µA/MHz |
| Startup Time <sup>3</sup>                       | T <sub>STARTUP</sub>       | FREQRANGE = 0 to 7                             | _    | 1.2 | _    | μs     |
|                                                 |                            | FREQRANGE = 8 to 15                            | _    | 0.6 | _    | μs     |
| Band Frequency Limits <sup>4</sup>              | fHFRCO_BAND                | FREQRANGE = 0                                  | 3.71 |     | 5.24 | MHz    |
|                                                 |                            | FREQRANGE = 1                                  | 4.39 | _   | 6.26 | MHz    |
|                                                 |                            | FREQRANGE = 2                                  | 5.25 | _   | 7.55 | MHz    |
|                                                 |                            | FREQRANGE = 3                                  | 6.22 |     | 9.01 | MHz    |
|                                                 |                            | FREQRANGE = 4                                  | 7.88 | _   | 11.6 | MHz    |
|                                                 |                            | FREQRANGE = 5                                  | 9.9  | —   | 14.6 | MHz    |
|                                                 |                            | FREQRANGE = 6                                  | 11.5 |     | 17.0 | MHz    |
|                                                 |                            | FREQRANGE = 7                                  | 14.1 | _   | 20.9 | MHz    |
|                                                 |                            | FREQRANGE = 8                                  | 16.4 |     | 24.7 | MHz    |
|                                                 |                            | FREQRANGE = 9                                  | 19.8 |     | 30.4 | MHz    |
|                                                 |                            | FREQRANGE = 10                                 | 22.7 |     | 34.9 | MHz    |
|                                                 |                            | FREQRANGE = 11                                 | 28.6 |     | 44.4 | MHz    |
|                                                 |                            | FREQRANGE = 12                                 | 33.0 |     | 51.0 | MHz    |

# EFR32FG22 Wireless Gecko SoC Family Data Sheet Electrical Specifications

| <ul> <li>Note:</li> <li>1. Does not include additional clock tree current. See specifications for additional current when selected as a clock source for a par ticular clock multiplexer.</li> <li>2. When the HFRCO is enabled for characterization using the FORCEEN bit, the total current will be the HFRCO core current plus the specified CLKOUT current. When the HFRCO is enabled on demand, the clock current may be different.</li> <li>3. Hardware delay ensures settling to within ± 0.5%. Hardware also enforces this delay on a band change.</li> <li>4. The frequency band limits represent the lowest and highest frequency which each band can achieve over the operating range.</li> </ul> | Parameter                    | Symbol               | Test Condition                           | Min            | Тур            | Max            | Unit       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------|------------------------------------------|----------------|----------------|----------------|------------|
| <ul> <li>ticular clock multiplexer.</li> <li>2. When the HFRCO is enabled for characterization using the FORCEEN bit, the total current will be the HFRCO core current plus the specified CLKOUT current. When the HFRCO is enabled on demand, the clock current may be different.</li> <li>3. Hardware delay ensures settling to within ± 0.5%. Hardware also enforces this delay on a band change.</li> </ul>                                                                                                                                                                                                                                                                                              | Note:                        |                      |                                          |                |                |                |            |
| the specified CLKOUT current. When the HFRCO is enabled on demand, the clock current may be different.<br>3. Hardware delay ensures settling to within ± 0.5%. Hardware also enforces this delay on a band change.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                              | al clock tree curre  | ent. See specifications for additional c | urrent when s  | elected as a   | clock source f | for a par- |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                              |                      |                                          |                |                |                | ent plus   |
| 4. The frequency band limits represent the lowest and highest frequency which each band can achieve over the operating range.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3. Hardware delay ensures    | settling to within ± | 0.5%. Hardware also enforces this d      | lelay on a ban | id change.     |                |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4. The frequency band limits | s represent the lov  | west and highest frequency which eac     | ch band can a  | ichieve over t | he operating r | range.     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                              |                      |                                          |                |                |                |            |

# 4.12.4 Fast Start\_Up RC Oscillator (FSRCO)

# Table 4.24. Fast Start\_Up RC Oscillator (FSRCO)

| Parameter       | Symbol             | Test Condition | Min  | Тур | Мах  | Unit |
|-----------------|--------------------|----------------|------|-----|------|------|
| FSRCO frequency | F <sub>FSRCO</sub> |                | 17.2 | 20  | 21.2 | MHz  |

# 4.12.5 Low Frequency RC Oscillator (LFRCO)

# Table 4.25. Low Frequency RC Oscillator (LFRCO)

| Parameter                          | Symbol                 | Test Condition | Min | Тур    | Мах | Unit |
|------------------------------------|------------------------|----------------|-----|--------|-----|------|
| Nominal oscillation frequen-<br>cy | F <sub>LFRCO</sub>     |                | —   | 32.768 | —   | kHz  |
| Frequency accuracy                 | F <sub>LFRCO_ACC</sub> |                | -3  |        | 3   | %    |
| Startup time                       | t <sub>STARTUP</sub>   |                | —   | 204    | _   | μs   |
| Current consumption                | I <sub>LFRCO</sub>     |                | _   | 175    | _   | nA   |

# 4.12.6 Ultra Low Frequency RC Oscillator

# Table 4.26. Ultra Low Frequency RC Oscillator

| Parameter             | Symbol              | Test Condition | Min   | Тур | Мах   | Unit |
|-----------------------|---------------------|----------------|-------|-----|-------|------|
| Oscillation Frequency | F <sub>ULFRCO</sub> |                | 0.944 | 1.0 | 1.095 | kHz  |

# 4.13 GPIO Pins (3V GPIO pins)

| Parameter                            | Symbol                 | Test Condition                                                                                                          | Min             | Тур  | Max            | Unit |
|--------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------|------|----------------|------|
| Leakage current                      | I <sub>LEAK_IO</sub>   | MODEx = DISABLED, IOVDD =<br>1.71 V                                                                                     | —               | 1.9  | _              | nA   |
|                                      |                        | MODEx = DISABLED, IOVDD = 3.0 V                                                                                         | _               | 2.5  | _              | nA   |
|                                      |                        | MODEx = DISABLED, IOVDD = $3.8 \text{ V T}_{A} = 85 \text{ °C}$                                                         | _               | _    | 150            | nA   |
| Input low voltage <sup>1</sup>       | VIL                    | Any GPIO pin                                                                                                            | _               |      | 0.3 *<br>IOVDD | V    |
|                                      |                        | RESETn                                                                                                                  | _               | _    | 0.3 * DVDD     | V    |
| Input high voltage <sup>1</sup>      | V <sub>IH</sub>        | Any GPIO pin                                                                                                            | 0.7 *<br>IOVDD  | _    | _              | V    |
|                                      |                        | RESETn                                                                                                                  | 0.7 * DVDD      | _    | _              | V    |
| Hysteresis of input voltage          | V <sub>HYS</sub>       | Any GPIO pin                                                                                                            | 0.05 *<br>IOVDD | —    | _              | V    |
|                                      |                        | RESETn                                                                                                                  | 0.05 *<br>DVDD  | —    | —              | V    |
| Output high voltage                  | V <sub>OH</sub>        | Sourcing 20mA, IOVDD = 3.0 V                                                                                            | 0.8 *<br>IOVDD  | —    | _              | V    |
|                                      |                        | Sourcing 8mA, IOVDD = 1.71 V                                                                                            | 0.6 *<br>IOVDD  | _    | -              | V    |
| Output low voltage                   | V <sub>OL</sub>        | Sinking 20mA, IOVDD = 3.0 V                                                                                             | _               | _    | 0.2 *<br>IOVDD | V    |
|                                      |                        | Sinking 8mA, IOVDD = 1.71 V                                                                                             | _               | _    | 0.4 *<br>IOVDD | V    |
| GPIO rise time                       | T <sub>GPIO_RISE</sub> | IOVDD = 3.0 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 10% to 90%                                                    | —               | 8.4  | _              | ns   |
|                                      |                        | IOVDD = 1.71 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 10% to 90%                                                   | —               | 13   | _              | ns   |
| GPIO fall time                       | T <sub>GPIO_FALL</sub> | IOVDD = 3.0 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 90% to 10%                                                    | —               | 7.1  | _              | ns   |
|                                      |                        | IOVDD = 1.71 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 90% to 10%                                                   | _               | 11.9 | _              | ns   |
| Pull up/down resistance <sup>2</sup> | R <sub>PULL</sub>      | Any GPIO pin. Pull-up to IOVDD:<br>MODEn = DISABLE DOUT=1.<br>Pull-down to VSS: MODEn =<br>WIREDORPULLDOWN DOUT =<br>0. | 35              | 44   | 55             | kΩ   |
|                                      |                        | RESETn pin. Pull-up to DVDD                                                                                             | 35              | 44   | 55             | kΩ   |
| Maximum filtered glitch width        | T <sub>GF</sub>        | MODE = INPUT, DOUT = 1                                                                                                  | _               | 27   | _              | ns   |
| RESETn low time to ensure pin reset  | T <sub>RESET</sub>     |                                                                                                                         | 100             |      | -              | ns   |

# Table 4.27. GPIO Pins (3V GPIO pins)

# EFR32FG22 Wireless Gecko SoC Family Data Sheet Electrical Specifications

| Parameter | Symbol | Test Condition                                                         | Min | Тур | Max | Unit |
|-----------|--------|------------------------------------------------------------------------|-----|-----|-----|------|
|           |        | e IOVDD pin. RESETn input thresho<br>Il-downs connect to VSS. RESETn p |     |     | DD. |      |

# 4.14 Analog to Digital Converter (IADC)

Specified at 1 Msps, ADCCLK = 10 MHz, OSR=2, unless otherwise indicated.

| Table 4.28. | Analog to | Digital | Converter | (IADC) |
|-------------|-----------|---------|-----------|--------|
|-------------|-----------|---------|-----------|--------|

| Parameter                                                                    | Symbol                | Test Condition                                    | Min              | Тур                     | Max              | Unit  |
|------------------------------------------------------------------------------|-----------------------|---------------------------------------------------|------------------|-------------------------|------------------|-------|
| Main analog supply                                                           | V <sub>AVDD</sub>     | Normal Mode                                       | 1.71             | —                       | 3.8              | V     |
| Maximum Input Range <sup>1</sup>                                             | V <sub>IN_MAX</sub>   | Maximum allowable input voltage                   | 0                | _                       | AVDD             | V     |
| Full-Scale Voltage                                                           | V <sub>FS</sub>       | Voltage required for Full-Scale measurement       | _                | V <sub>REF</sub> / Gain | _                | V     |
| Input Measurement Range                                                      | V <sub>IN</sub>       | Differential Mode - Plus and Mi-<br>nus inputs    | -V <sub>FS</sub> | -                       | +V <sub>FS</sub> | V     |
|                                                                              |                       | Single Ended Mode - One input tied to ground      | 0                | -                       | $V_{FS}$         | V     |
| Input Sampling Capacitance                                                   | Cs                    | Analog Gain = 1x                                  | —                | 1.8                     | —                | pF    |
|                                                                              |                       | Analog Gain = 2x                                  |                  | 3.6                     | —                | pF    |
|                                                                              |                       | Analog Gain = 3x                                  | —                | 5.4                     | _                | pF    |
|                                                                              |                       | Analog Gain = 4x                                  | —                | 7.2                     | _                | pF    |
|                                                                              |                       | Analog Gain = 0.5x                                | _                | 0.9                     | _                | pF    |
| ADC clock frequency                                                          | f <sub>ADC_CLK</sub>  | Gain = 1x or 0.5x                                 | _                | _                       | 10               | MHz   |
|                                                                              |                       | Gain = 2x                                         | _                | _                       | 5                | MHz   |
|                                                                              |                       | Gain = 3x or 4x                                   | _                | _                       | 2.5              | MHz   |
| Input sampling frequency                                                     | f <sub>S</sub>        |                                                   | _                | f <sub>ADC_CLK</sub> /4 |                  | MHz   |
| Throughput rate                                                              | f <sub>SAMPLE</sub>   | f <sub>ADC_CLK</sub> = 10 MHz, OSR = 2            | _                | _                       | 1                | Msps  |
|                                                                              |                       | f <sub>ADC_CLK</sub> = 10 MHz, OSR = 32           | _                | _                       | 76.9             | ksps  |
| Current from all supplies,<br>Continuous operation                           | I <sub>ADC_CONT</sub> | 1 Msps, OSR = 2, f <sub>ADC_CLK</sub> = 10<br>MHz | _                | 290                     | 385              | μA    |
| Current in Standby mode.<br>ADC is not functional but can<br>wake up in 1us. | I <sub>STBY</sub>     |                                                   | —                | 16                      | —                | μA    |
| ADC Startup Time                                                             | t <sub>startup</sub>  | From power down state                             | _                | 5                       | _                | μs    |
|                                                                              |                       | From standby state                                | _                | 1                       | —                | μs    |
| ADC Resolution <sup>2</sup>                                                  | Resolution            |                                                   | _                | 12                      | _                | bits  |
| Differential Nonlinearity                                                    | DNL                   | Differential Input, OSR = 2, (No missing codes) . | -1               | +/- 0.25                | 1.5              | LSB12 |
| Integral Nonlinearity                                                        | INL                   | Differential Input, OSR = 2.                      | -2.5             | +/- 0.65                | 2.5              | LSB12 |

| Parameter                                          | Symbol | Test Condition                                                                                     | Min  | Тур   | Max | Unit  |
|----------------------------------------------------|--------|----------------------------------------------------------------------------------------------------|------|-------|-----|-------|
| Effective number of bits <sup>3</sup>              | ENOB   | Differential Input. Gain = 1x, OSR<br>= 2, f <sub>IN</sub> = 10 kHz, Internal<br>VREF=1.21V. OSR=2 | 10.5 | 11.7  | _   | bits  |
|                                                    |        | Differential Input. Gain = 1x, OSR<br>= 32, f <sub>IN</sub> = 2.5 kHz, Internal VREF<br>= 1.21 V.  | _    | 13.5  | —   | bits  |
|                                                    |        | Differential Input. Gain = 1x, OSR<br>= 32, f <sub>IN</sub> = 2.5 kHz, External<br>VREF = 1.25 V.  | _    | 14.3  | —   | bits  |
| Signal to Noise + Distortion<br>Ratio <sup>3</sup> | SNDR   | Differential Input. Gain=1x, OSR =<br>2, f <sub>IN</sub> = 10 kHz, Internal<br>VREF=1.21V          | 65   | 72.3  | —   | dB    |
|                                                    |        | Differential Input. Gain=2x, OSR =<br>2, f <sub>IN</sub> = 10 kHz, Internal<br>VREF=1.21V          | _    | 72.3  | _   | dB    |
|                                                    |        | Differential Input. Gain=4x, OSR =<br>2, f <sub>IN</sub> = 10 kHz, Internal<br>VREF=1.21V          | _    | 68.8  | _   | dB    |
|                                                    |        | Differential Input. Gain=0.5x, OSR<br>= 2, f <sub>IN</sub> = 10 kHz, Internal<br>VREF=1.21V        | _    | 72.5  | —   | dB    |
| Total Harmonic Distortion                          | THD    | Differential Input. Gain=1x, OSR =<br>2, f <sub>IN</sub> = 10 kHz, Internal<br>VREF=1.21V          | _    | -80.8 | -70 | dB    |
| Spurious-Free Dynamic<br>Range                     | SFDR   | Differential Input. Gain=1x, OSR =<br>2, f <sub>IN</sub> = 10 kHz, Internal<br>VREF=1.21V          | 72   | 86.5  | _   | dB    |
| Common Mode Rejection                              | CMRR   | Normal Mode. DC to 100 Hz                                                                          | _    | 87.0  | _   | dB    |
| Ratio                                              |        | Normal Mode. AC high frequency                                                                     | _    | 68.6  | _   | dB    |
| Power Supply Rejection Ra-                         | PSRR   | DC to 100 Hz                                                                                       | _    | 80.4  | _   | dB    |
| tio                                                |        | AC high frequency, using VREF pad.                                                                 | _    | 33.4  | _   | dB    |
|                                                    |        | AC high frequency, using internal VBGR.                                                            | _    | 65.2  | —   | dB    |
| Gain Error                                         | GE     | GAIN=1 and 0.5, using external VREF                                                                | -0.3 | 0.069 | 0.3 | %     |
|                                                    |        | GAIN=2, using external VREF                                                                        | -0.4 | 0.151 | 0.4 | %     |
|                                                    |        | GAIN=3, using external VREF                                                                        | -0.7 | 0.186 | 0.7 | %     |
|                                                    |        | GAIN=4, using external VREF                                                                        | -1.1 | 0.227 | 1.1 | %     |
|                                                    |        | Internal VREF <sup>4</sup> , all GAIN settings                                                     | -1.5 | 0.023 | 1.5 | %     |
| Offset Error                                       | OFFSET | GAIN=1 and 0.5, Differential Input                                                                 | -3   | 0.27  | 3   | LSB12 |
|                                                    |        | GAIN=2, Differential Input                                                                         | -4   | 0.27  | 4   | LSB12 |
|                                                    |        | GAIN=3, Differential Input                                                                         | -4   | 0.25  | 4   | LSB12 |
|                                                    |        | GAIN=4, Differential Input                                                                         | -4   | 0.29  | 4   | LSB12 |

| Parameter                                     | Symbol             | Test Condition | Min | Тур  | Max  | Unit |
|-----------------------------------------------|--------------------|----------------|-----|------|------|------|
| External reference voltage range <sup>1</sup> | V <sub>EVREF</sub> |                | 1.0 | —    | AVDD | V    |
| Internal Reference voltage                    | V <sub>IVREF</sub> |                | —   | 1.21 | —    | V    |

#### Note:

1. When inputs are routed to external GPIO pins, the maximum pin voltage is limited to the lower of the IOVDD and AVDD supplies.

2. ADC output resolution depends on the OSR and digital averaging settings. With no digital averaging, ADC output resolution is 12 bits at OSR=2, 13 bits at OSR = 4, 14 bits at OSR = 8, 15 bits at OSR = 16, 16 bits at OSR = 32 and 17 bits at OSR = 64. Digital averaging has a similar impact on ADC output resolution. See the product reference manual for additional details.

3. The relationship between ENOB and SNDR is specified according to the equation: ENOB = (SNDR - 1.76) / 6.02.

4. Includes error from internal VREF drift.

#### 4.15 Temperature Sensor

| Parameter                                       | Symbol                  | Test Condition                                                                             | Min  | Тур  | Max | Unit |
|-------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------|------|------|-----|------|
| Temperature sensor range <sup>1</sup>           | T <sub>RANGE</sub>      |                                                                                            | -40  | _    | 125 | °C   |
| Temperature sensor resolu-<br>tion              | T <sub>RESOLUTION</sub> |                                                                                            | _    | 0.25 | _   | °C   |
| Measurement noise (RMS)                         | T <sub>NOISE</sub>      | Single measurement                                                                         | _    | 0.6  | _   | °C   |
|                                                 |                         | 16-sample average (TEMPAVG-<br>NUM = 0)                                                    | —    | 0.17 |     | °C   |
|                                                 |                         | 64-sample average (TEMPAVG-<br>NUM = 1)                                                    | —    | 0.12 |     | °C   |
| Temperature offset                              | T <sub>OFF</sub>        | Mean error of uncorrected output across full temperature range                             | _    | 3.14 | _   | °C   |
| Temperature sensor accura-<br>cy <sup>2 3</sup> | T <sub>ACC</sub>        | Direct output accuracy after mean error (T <sub>OFF</sub> ) removed                        | -3   | _    | 3   | °C   |
|                                                 |                         | After linearization in software, no calibration                                            | -2   | _    | 2   | °C   |
|                                                 |                         | After linearization in software, with single-temperature calibration at 25 $^{\circ}C^{4}$ | -1.5 | _    | 1.5 | °C   |
| Measurement interval                            | t <sub>MEAS</sub>       |                                                                                            | —    | 250  | —   | ms   |

## Table 4.29. Temperature Sensor

#### Note:

1. The sensor reports absolute die temperature in Kelvin (K). All specifications are in °C to match the units of the specified product temperature range.

2. Error is measured as the deviation of the mean temperature reading from the expected die temperature. Accuracy numbers represent statistical minimum and maximum using ± 4 standard deviations of measured error.

- 3. The raw output of the temperature sensor is a predictable curve. It can be linearized with a polynomial function for additional accuracy.
- 4. Assuming calibration accuracy of  $\pm$  0.25 °C.

#### 4.16 Brown Out Detectors

# 4.16.1 DVDD BOD

BOD thresholds on DVDD in EM0 and EM1 only, unless otherwise noted. Typical conditions are at  $T_A = 25$  °C. Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range.

## Table 4.30. DVDD BOD

| Parameter         | Symbol                         | Test Condition                                      | Min  | Тур  | Max  | Unit |
|-------------------|--------------------------------|-----------------------------------------------------|------|------|------|------|
| BOD threshold     | V <sub>DVDD_BOD</sub>          | Supply Rising                                       | —    | 1.64 | 1.71 | V    |
|                   |                                | Supply Falling                                      | 1.62 | 1.65 | _    | V    |
| BOD response time | tdvdd_bod_de-<br>Lay           | Supply dropping at 100 mV/µs slew rate <sup>1</sup> | -    | 0.95 | _    | μs   |
| BOD hysteresis    | V <sub>DVDD_BOD_HYS</sub><br>T |                                                     | _    | 20   | _    | mV   |

## Note:

1. If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate)

# 4.16.2 LE DVDD BOD

BOD thresholds on DVDD pin for low energy modes EM2 to EM4, unless otherwise noted.

# Table 4.31. LE DVDD BOD

| Parameter         | Symbol                             | Test Condition                                    | Min | Тур | Max  | Unit |
|-------------------|------------------------------------|---------------------------------------------------|-----|-----|------|------|
| BOD threshold     | V <sub>DVDD_LE_BOD</sub>           | Supply Falling                                    | 1.5 | _   | 1.71 | V    |
| BOD response time | t <sub>DVDD_LE_BOD_D</sub><br>ELAY | Supply dropping at 2 mV/µs slew rate <sup>1</sup> | _   | 50  | _    | μs   |
| BOD hysteresis    | V <sub>DVDD_LE_BOD_</sub><br>HYST  |                                                   | _   | 20  |      | mV   |

Note:

1. If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate)

# 4.16.3 AVDD and IOVDD BODs

BOD thresholds for AVDD BOD and IOVDD BOD. Available in all energy modes.

# Table 4.32. AVDD and IOVDD BODs

| Parameter         | Symbol                 | Test Condition                                    | Min  | Тур | Мах  | Unit |
|-------------------|------------------------|---------------------------------------------------|------|-----|------|------|
| BOD threshold     | V <sub>BOD</sub>       | Supply falling                                    | 1.45 | —   | 1.71 | V    |
| BOD response time | t <sub>BOD_DELAY</sub> | Supply dropping at 2 mV/µs slew rate <sup>1</sup> | _    | 50  | —    | μs   |
| BOD hysteresis    | V <sub>BOD_HYST</sub>  |                                                   |      | 20  |      | mV   |

Note:

1. If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate)

#### 4.17 PDM Timing Specifications





## 4.17.1 Pulse Density Modulator (PDM), Common DBUS

Timing specifications are for all PDM signals routed to the same DBUS (DBUSAB or DBUSCD), though routing to the same GPIO port is the optimal configuration.  $C_{LOAD}$  < 20 pF. System voltage scaling = VSCALE1 or VSCALE2. All GPIO set to slew rate = 6. Data delay (PDM\_CFG1\_DLYMUXSEL) = 0.

| Parameter                | Symbol                | Test Condition  | Min  | Тур | Мах  | Unit |
|--------------------------|-----------------------|-----------------|------|-----|------|------|
| PDM_CLK frequency during | F <sub>PDM_CLK</sub>  | Microphone mode | _    | _   | 5    | MHz  |
| data transfer            |                       | Sensor mode     | _    | _   | 20   | MHz  |
| PDM_CLK duty cycle       | DC <sub>PDM_CLK</sub> |                 | 47.5 | —   | 52.5 | %    |
| PDM_CLK rise time        | t <sub>R</sub>        |                 |      | _   | 5.5  | ns   |
| PDM_CLK fall time        | t <sub>F</sub>        |                 |      | _   | 5.5  | ns   |
| Input setup time         | t <sub>ISU</sub>      | Microphone mode | 30   |     | _    | ns   |
|                          |                       | Sensor mode     | 20   | _   | _    | ns   |
| Input hold time          | t <sub>IH</sub>       |                 | 3    | _   | _    | ns   |

| Table 4.33. | Pulse Density | Modulator | (PDM).                                 | Common DBUS |
|-------------|---------------|-----------|----------------------------------------|-------------|
| 10010 41001 |               | modulator | (• • • • • • • • • • • • • • • • • • • |             |

## 4.18 USART SPI Main Timing



Figure 4.4. SPI Main Timing (SMSDELAY = 0)



Figure 4.5. SPI Main Timing (SMSDELAY = 1)

#### 4.18.1 USART SPI Main Timing, Voltage Scaling = VSCALE2

Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD). All GPIO set to slew rate = 6.

# Table 4.34. USART SPI Main Timing, Voltage Scaling = VSCALE2

| Parameter                      | Symbol               | Test Condition | Min                 | Тур | Мах  | Unit |
|--------------------------------|----------------------|----------------|---------------------|-----|------|------|
| SCLK period <sup>1 2 3</sup>   | t <sub>SCLK</sub>    |                | 2*t <sub>PCLK</sub> | —   | _    | ns   |
| CS to MOSI <sup>1 2</sup>      | t <sub>CS_MO</sub>   |                | -22                 | _   | 22.5 | ns   |
| SCLK to MOSI <sup>1 2</sup>    | t <sub>SCLK_MO</sub> |                | -14.5               | _   | 14.5 | ns   |
| MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub>   | IOVDD = 1.62 V | 38.5                |     | _    | ns   |
|                                |                      | IOVDD = 3.0 V  | 28.5                | _   | _    | ns   |
| MISO hold time <sup>1 2</sup>  | t <sub>H_MI</sub>    |                | -8.5                |     |      | ns   |

Note:

1. Applies for both CLKPHA = 0 and CLKPHA = 1.

2. Measurement done with 8 pF output loading at 10% and 90% of the I/O supply.

3.  $t_{PCLK}$  is one period of the selected PCLK.

# 4.18.2 USART SPI Main Timing, Voltage Scaling = VSCALE1

Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD). All GPIO set to slew rate = 6.

# Table 4.35. USART SPI Main Timing, Voltage Scaling = VSCALE1

| Parameter                      | Symbol               | Test Condition | Min                 | Тур | Мах  | Unit |
|--------------------------------|----------------------|----------------|---------------------|-----|------|------|
| SCLK period <sup>1 2 3</sup>   | t <sub>SCLK</sub>    |                | 2*t <sub>PCLK</sub> | _   | _    | ns   |
| CS to MOSI <sup>1 2</sup>      | t <sub>CS_MO</sub>   |                | -33                 | _   | 34.5 | ns   |
| SCLK to MOSI <sup>1 2</sup>    | t <sub>SCLK_MO</sub> |                | -15                 | _   | 26   | ns   |
| MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub>   | IOVDD = 1.62 V | 47                  | _   | _    | ns   |
|                                |                      | IOVDD = 3.0 V  | 39                  | _   | _    | ns   |
| MISO hold time <sup>1 2</sup>  | t <sub>H_MI</sub>    |                | -9.5                | _   | _    | ns   |

Note:

1. Applies for both CLKPHA = 0 and CLKPHA = 1.

2. Measurement done with 8 pF output loading at 10% and 90% of the I/O supply.

3.  $t_{\mbox{PCLK}}$  is one period of the selected PCLK.

## 4.19 USART SPI Secondary Timing





#### 4.19.1 USART SPI Secondary Timing, Voltage Scaling = VSCALE2

Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD). All GPIO set to slew rate = 6.

| Parameter                         | Symbol                 | Test Condition | Min                           | Тур | Max                             | Unit |
|-----------------------------------|------------------------|----------------|-------------------------------|-----|---------------------------------|------|
| SCLK period <sup>1 2 3</sup>      | t <sub>SCLK</sub>      |                | 6*t <sub>PCLK</sub>           | _   | _                               | ns   |
| SCLK high time <sup>1 2 3</sup>   | t <sub>SCLK_HI</sub>   |                | 2.5*t <sub>PCLK</sub>         | _   | _                               | ns   |
| SCLK low time <sup>1 2 3</sup>    | t <sub>SCLK_LO</sub>   |                | 2.5*t <sub>PCLK</sub>         | _   | _                               | ns   |
| CS active to MISO <sup>1 2</sup>  | t <sub>CS_ACT_MI</sub> |                | 25                            | _   | 47.5                            | ns   |
| CS disable to MISO <sup>1 2</sup> | t <sub>CS_DIS_MI</sub> |                | 19.5                          | _   | 38.5                            | ns   |
| MOSI setup time <sup>1 2</sup>    | t <sub>SU_MO</sub>     |                | 4.5                           | _   | _                               | ns   |
| MOSI hold time <sup>1 2 3</sup>   | t <sub>H_MO</sub>      |                | 5                             | —   | _                               | ns   |
| SCLK to MISO <sup>1 2 3</sup>     | t <sub>SCLK_MI</sub>   |                | 22 +<br>1.5*t <sub>PCLK</sub> | _   | 33.5 +<br>2.5*t <sub>PCLK</sub> | ns   |

# Note:

1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0).

2. Measurement done with 8 pF output loading at 10% and 90% of the I/O supply (figure shows 50%).

3. t<sub>PCLK</sub> is one period of the selected PCLK.

#### 4.19.2 USART SPI Secondary Timing, Voltage Scaling = VSCALE1

Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD). All GPIO set to slew rate = 6.

# Table 4.37. USART SPI Secondary Timing, Voltage Scaling = VSCALE1

| Parameter                         | Symbol                 | Test Condition | Min                             | Тур | Max                             | Unit |
|-----------------------------------|------------------------|----------------|---------------------------------|-----|---------------------------------|------|
| SCLK period <sup>1 2 3</sup>      | t <sub>SCLK</sub>      |                | 6*t <sub>PCLK</sub>             | —   | _                               | ns   |
| SCLK high time <sup>1 2 3</sup>   | t <sub>SCLK_HI</sub>   |                | 2.5*t <sub>PCLK</sub>           | _   | _                               | ns   |
| SCLK low time <sup>1 2 3</sup>    | t <sub>SCLK_LO</sub>   |                | 2.5*t <sub>PCLK</sub>           | _   | _                               | ns   |
| CS active to MISO <sup>1 2</sup>  | t <sub>CS_ACT_MI</sub> |                | 30.5                            | _   | 57.5                            | ns   |
| CS disable to MISO <sup>1 2</sup> | t <sub>CS_DIS_MI</sub> |                | 25                              | _   | 55                              | ns   |
| MOSI setup time <sup>1 2</sup>    | t <sub>SU_MO</sub>     |                | 7.5                             | _   | _                               | ns   |
| MOSI hold time <sup>1 2 3</sup>   | t <sub>H_MO</sub>      |                | 8.5                             | _   | _                               | ns   |
| SCLK to MISO <sup>1 2 3</sup>     | t <sub>SCLK_MI</sub>   |                | 24.5 +<br>1.5*t <sub>PCLK</sub> | _   | 45.5 +<br>2.5*t <sub>PCLK</sub> | ns   |

## Note:

1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0).

2. Measurement done with 8 pF output loading at 10% and 90% of the I/O supply (figure shows 50%).

3.  $t_{PCLK}$  is one period of the selected PCLK.

#### 4.20 I2C Electrical Specifications

#### 4.20.1 I2C Standard-mode (Sm)

CLHR set to 0 in the I2Cn\_CTRL register.

# Table 4.38. I2C Standard-mode (Sm)

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Max | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|-----|------|
| SCL clock frequency <sup>1</sup>                 | f <sub>SCL</sub>    |                | 0   | —   | 100 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 4.7 | _   | _   | μs   |
| SCL clock high time                              | t <sub>ніGH</sub>   |                | 4   | _   | _   | μs   |
| SDA set-up time                                  | t <sub>SU_DAT</sub> |                | 250 | —   | —   | ns   |
| SDA hold time                                    | t <sub>HD_DAT</sub> |                | 0   | _   |     | ns   |
| Repeated START condition set-up time             | t <sub>SU_STA</sub> |                | 4.7 |     |     | μs   |
| Repeated START condition hold time               | t <sub>HD_STA</sub> |                | 4.0 |     |     | μs   |
| STOP condition set-up time                       | t <sub>SU_STO</sub> |                | 4.0 | _   | _   | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 4.7 |     |     | μs   |

Note:

1. The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed.

# 4.20.2 I2C Fast-mode (Fm)

CLHR set to 1 in the I2Cn\_CTRL register.

| Table 4.39. | I2C Fast-mode (Fm) |
|-------------|--------------------|
|-------------|--------------------|

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Мах | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|-----|------|
| SCL clock frequency <sup>1</sup>                 | f <sub>SCL</sub>    |                | 0   | _   | 400 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 1.3 | _   |     | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 0.6 | _   | _   | μs   |
| SDA set-up time                                  | t <sub>SU_DAT</sub> |                | 100 | _   | _   | ns   |
| SDA hold time                                    | t <sub>HD_DAT</sub> |                | 0   | _   | _   | ns   |
| Repeated START condition set-up time             | t <sub>SU_STA</sub> |                | 0.6 | _   | _   | μs   |
| Repeated START condition hold time               | t <sub>HD_STA</sub> |                | 0.6 | _   | _   | μs   |
| STOP condition set-up time                       | t <sub>SU_STO</sub> |                | 0.6 | _   | _   | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 1.3 | _   | _   | μs   |

#### Note:

1. The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed.

# 4.20.3 I2C Fast-mode Plus (Fm+)

CLHR set to 1 in the I2Cn\_CTRL register.

| Parameter                                        | Symbol              | Test Condition | Min  | Тур | Мах  | Unit |
|--------------------------------------------------|---------------------|----------------|------|-----|------|------|
| SCL clock frequency <sup>1</sup>                 | f <sub>SCL</sub>    |                | 0    | _   | 1000 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 0.5  | _   | _    | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 0.26 | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU_DAT</sub> |                | 50   | _   |      | ns   |
| SDA hold time                                    | t <sub>HD_DAT</sub> |                | 0    | _   | _    | ns   |
| Repeated START condition set-up time             | t <sub>SU_STA</sub> |                | 0.26 | _   | _    | μs   |
| Repeated START condition hold time               | t <sub>HD_STA</sub> |                | 0.26 | _   | _    | μs   |
| STOP condition set-up time                       | t <sub>SU_STO</sub> |                | 0.26 | _   |      | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 0.5  | _   | _    | μs   |

#### Note:

1. The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed.

#### 4.21 Typical Performance Curves

Typical performance curves indicate typical characterized performance under the stated conditions.



Figure 4.7. EM0 and EM1 Typical Supply Current vs. Temperature



Figure 4.8. EM2 and EM4 Typical Supply Current vs. Temperature

## 4.21.2 RF Characteristics



#### Figure 4.9. Transmitter Output Power

**Note:** Although the 6 dBm PA is capable of delivering more than 6 dBm output power, all transmitter characteristics and recommended application circuits are specifiat 6 dBm. Above 6 dBm, current consumption will increase and harmonics may be higher than regulatory limits.

## 4.21.3 DC-DC Converter

Performance characterized with Samsung CIG22H2R2MNE (L<sub>DCDC</sub> = 2.2 uH) and Samsung CL10B475KQ8NQNC (C<sub>DCDC</sub> = 4.7 uF)





#### 4.21.4 IADC



Typical performance is shown using 10 MHz ADC clock for fastest sampling speed and adjusting oversampling ratio (OSR).

Figure 4.11. Typical ENOB vs. Oversampling Ratio

# 5. Typical Connections

# 5.1 Power

Typical power supply connections are shown in the following figures.

**Note:** PAVDD, RFVDD, AVDD, and IOVDD supply connections are flexible. They may be connected in other configurations or to external supplies as long as the supply limits described in 4.1 Electrical Characteristics are met.



# Figure 5.1. EFR32FG22 Typical Application Circuit: Direct Supply Configuration without DCDC



Figure 5.2. EFR32FG22 Typical Application Circuit: DCDC Configuration, PAVDD and RFVDD from DCDC output, AVDD and IOVDD from main supply



# Figure 5.3. EFR32FG22 Typical Application Circuit: DCDC Configuration with PAVDD, RFVDD, AVDD, and IOVDD from DCDC output

#### 5.2 RF Matching Networks

#### 5.2.1 2.4 GHz Matching Network

The recommended RF matching network circuit diagram is shown in Figure 5.4 Typical RF impedance-matching network circuit on page 68. Typical component values are shown in Table 5.1 Component Values on page 68. Please refer to the development board Bill of Materials for specific part recommendation including tolerance, component size, recommended manufacturer, and recommended part number.



#### Figure 5.4. Typical RF impedance-matching network circuit

#### Table 5.1. Component Values

| Designator | Value  |
|------------|--------|
| C1         | 1.2 pF |
| C2         | 1.3 pF |
| L1         | 2.6 nH |
| C3         | 18 pF  |

## 5.3 Other Connections

Other components or connections may be required to meet the system-level requirements. Application Note AN0002.2: "EFR32 Wireless Gecko Series 2 Hardware Design Considerations" contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/32bit-appnotes).

# 6. Pin Definitions

# 6.1 QFN40 Device Pinout



#### Figure 6.1. QFN40 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.3 Alternate Function Table, 6.4 Analog Peripheral Connectivity, and 6.5 Digital Peripheral Connectivity.

#### Table 6.1. QFN40 Device Pinout

| Pin Name | Pin(s) | Description                  | Pin Name | Pin(s) | Description                   |
|----------|--------|------------------------------|----------|--------|-------------------------------|
| PC00     | 1      | GPIO                         | PC01     | 2      | GPIO                          |
| PC02     | 3      | GPIO                         | PC03     | 4      | GPIO                          |
| PC04     | 5      | GPIO                         | PC05     | 6      | GPIO                          |
| PC06     | 7      | GPIO                         | PC07     | 8      | GPIO                          |
| HFXTAL_I | 9      | High Frequency Crystal Input | HFXTAL_O | 10     | High Frequency Crystal Output |

# EFR32FG22 Wireless Gecko SoC Family Data Sheet Pin Definitions

| Pin Name | Pin(s) | Description                                                | Pin Name | Pin(s) | Description                                                                                                 |
|----------|--------|------------------------------------------------------------|----------|--------|-------------------------------------------------------------------------------------------------------------|
| RESETn   | 11     | Reset Pin. The RESETn pin is internally pulled up to DVDD. | RFVDD    | 12     | Radio power supply                                                                                          |
| RFVSS    | 13     | Radio Ground                                               | RF2G4_IO | 14     | 2.4 GHz Single-ended RF input/output                                                                        |
| PAVDD    | 15     | Power Amplifier (PA) power supply                          | PB04     | 16     | GPIO                                                                                                        |
| PB03     | 17     | GPIO                                                       | PB02     | 18     | GPIO                                                                                                        |
| PB01     | 19     | GPIO                                                       | PB00     | 20     | GPIO                                                                                                        |
| PA00     | 21     | GPIO                                                       | PA01     | 22     | GPIO                                                                                                        |
| PA02     | 23     | GPIO                                                       | PA03     | 24     | GPIO                                                                                                        |
| PA04     | 25     | GPIO                                                       | PA05     | 26     | GPIO                                                                                                        |
| PA06     | 27     | GPIO                                                       | PA07     | 28     | GPIO                                                                                                        |
| PA08     | 29     | GPIO                                                       | DECOUPLE | 30     | Decouple outputput for on-chip voltage regulator. An external decoupling capacitor is required at this pin. |
| VREGSW   | 31     | DCDC regulator switching node                              | VREGVDD  | 32     | DCDC regulator input supply                                                                                 |
| VREGVSS  | 33     | DCDC ground                                                | DVDD     | 34     | Digital power supply                                                                                        |
| AVDD     | 35     | Analog power supply                                        | IOVDD    | 36     | I/O power supply                                                                                            |
| PD03     | 37     | GPIO                                                       | PD02     | 38     | GPIO                                                                                                        |
| PD01     | 39     | GPIO                                                       | PD00     | 40     | GPIO                                                                                                        |



## Figure 6.2. QFN32 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.3 Alternate Function Table, 6.4 Analog Peripheral Connectivity, and 6.5 Digital Peripheral Connectivity.

| Pin Name | Pin(s) | Description                                                | Pin Name | Pin(s) | Description                          |
|----------|--------|------------------------------------------------------------|----------|--------|--------------------------------------|
| PC00     | 1      | GPIO                                                       | PC01     | 2      | GPIO                                 |
| PC02     | 3      | GPIO                                                       | PC03     | 4      | GPIO                                 |
| PC04     | 5      | GPIO                                                       | PC05     | 6      | GPIO                                 |
| HFXTAL_I | 7      | High Frequency Crystal Input                               | HFXTAL_O | 8      | High Frequency Crystal Output        |
| RESETn   | 9      | Reset Pin. The RESETn pin is internally pulled up to DVDD. | RFVDD    | 10     | Radio power supply                   |
| RFVSS    | 11     | Radio Ground                                               | RF2G4_IO | 12     | 2.4 GHz Single-ended RF input/output |

# EFR32FG22 Wireless Gecko SoC Family Data Sheet Pin Definitions

| Pin Name | Pin(s) | Description                       | Pin Name | Pin(s) | Description                                                                                                 |
|----------|--------|-----------------------------------|----------|--------|-------------------------------------------------------------------------------------------------------------|
| PAVDD    | 13     | Power Amplifier (PA) power supply | PB02     | 14     | GPIO                                                                                                        |
| PB01     | 15     | GPIO                              | PB00     | 16     | GPIO                                                                                                        |
| PA00     | 17     | GPIO                              | PA01     | 18     | GPIO                                                                                                        |
| PA02     | 19     | GPIO                              | PA03     | 20     | GPIO                                                                                                        |
| PA04     | 21     | GPIO                              | PA05     | 22     | GPIO                                                                                                        |
| PA06     | 23     | GPIO                              | DECOUPLE | 24     | Decouple outputput for on-chip voltage regulator. An external decoupling capacitor is required at this pin. |
| VREGSW   | 25     | DCDC regulator switching node     | VREGVDD  | 26     | DCDC regulator input supply                                                                                 |
| VREGVSS  | 27     | DCDC ground                       | DVDD     | 28     | Digital power supply                                                                                        |
| AVDD     | 29     | Analog power supply               | IOVDD    | 30     | I/O power supply                                                                                            |
| PD01     | 31     | GPIO                              | PD00     | 32     | GPIO                                                                                                        |

# 6.3 Alternate Function Table

A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows GPIO pins with support for dedicated functions across the different package options.

| GPIO  | Alternate Functions | QFN40 Package <sup>2</sup> | QFN32 Package <sup>1</sup> |
|-------|---------------------|----------------------------|----------------------------|
| PC07  | GPIO.EM4WU8         | Yes                        |                            |
| PC05  | GPIO.EM4WU7         | Yes                        | Yes                        |
| PA02  | GPIO.SWDIO          | Yes                        | Yes                        |
| PA00  | IADC0.VREFP         | Yes                        | Yes                        |
| PC00  | GPIO.THMSW_EN       | Yes                        | Yes                        |
| FCOU  | GPIO.EM4WU6         | Yes                        | Yes                        |
| PA04  | GPIO.TDI            | Yes                        | Yes                        |
| PA04  | GPIO.TRACECLK       | Yes                        | Yes                        |
| PD02  | GPIO.EM4WU9         | Yes                        |                            |
| PA01  | GPIO.SWCLK          | Yes                        | Yes                        |
| PB01  | GPIO.EM4WU3         | Yes                        | Yes                        |
| PA05  | GPIO.EM4WU0         | Yes                        | Yes                        |
| PD01  | LFXO.LF_EXTCLK      | Yes                        | Yes                        |
| FDUI  | LFXO.LFXTAL_I       | Yes                        | Yes                        |
| PB03  | GPIO.EM4WU4         | Yes                        |                            |
|       | GPIO.SWV            | Yes                        | Yes                        |
| PA03  | GPIO.TRACEDATA0     | Yes                        | Yes                        |
|       | GPIO.TDO            | Yes                        | Yes                        |
| PD00  | LFXO.LFXTAL_O       | Yes                        | Yes                        |
| Note: |                     |                            |                            |

# Table 6.3. GPIO Alternate Function Table

## Note:

1. QFN32 Package includes OPN EFR32FG22C121F512GM32-C 2. QFN40 Package includes OPN EFR32FG22C121F512GM40-C

#### 6.4 Analog Peripheral Connectivity

Many analog resources are routable and can be connected to numerous GPIO's. The table below indicates which peripherals are available on each GPIO port. When a differential connection is being used Positive inputs are restricted to the EVEN pins and Negative inputs are restricted to the ODD pins. When a single ended connection is being used positive input is available on all pins. See the device Reference Manual for more details on the ABUS and analog peripherals. Note that some functions may not be available on all device variants.

#### Table 6.4. ABUS Routing Table

| Peripheral | Signal PA |      | РВ  |      | PC  |      | PD  |      |     |
|------------|-----------|------|-----|------|-----|------|-----|------|-----|
|            |           | EVEN | ODD | EVEN | ODD | EVEN | ODD | EVEN | ODD |
| IADC0      | ANA_NEG   | Yes  | Yes | Yes  | Yes | Yes  | Yes | Yes  | Yes |
|            | ANA_POS   | Yes  | Yes | Yes  | Yes | Yes  | Yes | Yes  | Yes |

# 6.5 Digital Peripheral Connectivity

Many digital resources are routable and can be connected to numerous GPIO's. The table below indicates which peripherals are available on each GPIO port. Note that some functions may not be available on all device variants.

## Table 6.5. DBUS Routing Table

| Peripheral.Resource | PORT      |           |           |           |
|---------------------|-----------|-----------|-----------|-----------|
|                     | PA        | РВ        | PC        | PD        |
| CMU.CLKIN0          |           |           | Available | Available |
| CMU.CLKOUT0         |           |           | Available | Available |
| CMU.CLKOUT1         |           |           | Available | Available |
| CMU.CLKOUT2         | Available | Available |           |           |
| EUART0.CTS          | Available | Available | Available | Available |
| EUART0.RTS          | Available | Available | Available | Available |
| EUART0.RX           | Available | Available | Available | Available |
| EUART0.TX           | Available | Available | Available | Available |
| FRC.DCLK            |           |           | Available | Available |
| FRC.DFRAME          |           |           | Available | Available |
| FRC.DOUT            |           |           | Available | Available |
| I2C0.SCL            | Available | Available | Available | Available |
| I2C0.SDA            | Available | Available | Available | Available |
| I2C1.SCL            |           |           | Available | Available |
| I2C1.SDA            |           |           | Available | Available |
| LETIMER0.OUT0       | Available | Available |           |           |
| LETIMER0.OUT1       | Available | Available |           |           |
| MODEM.ANT0          | Available | Available | Available | Available |
| MODEM.ANT1          | Available | Available | Available | Available |
| MODEM.ANT_ROLL_OVER |           |           | Available | Available |
| MODEM.ANT_RR0       |           |           | Available | Available |
| MODEM.ANT_RR1       |           |           | Available | Available |
| MODEM.ANT_RR2       |           |           | Available | Available |
| MODEM.ANT_RR3       |           |           | Available | Available |
| MODEM.ANT_RR4       |           |           | Available | Available |
| MODEM.ANT_RR5       |           |           | Available | Available |
| MODEM.ANT_SW_EN     |           |           | Available | Available |
| MODEM.ANT_SW_US     |           |           | Available | Available |
| MODEM.ANT_TRIG      |           |           | Available | Available |
| MODEM.ANT_TRIG_STOP |           |           | Available | Available |
| MODEM.DCLK          | Available | Available |           |           |

| Peripheral.Resource |           | PO        | RT        |           |
|---------------------|-----------|-----------|-----------|-----------|
|                     | РА        | РВ        | PC        | PD        |
| MODEM.DIN           | Available | Available |           |           |
| MODEM.DOUT          | Available | Available |           |           |
| PDM.CLK             | Available | Available | Available | Available |
| PDM.DAT0            | Available | Available | Available | Available |
| PDM.DAT1            | Available | Available | Available | Available |
| PRS.ASYNCH0         | Available | Available |           |           |
| PRS.ASYNCH1         | Available | Available |           |           |
| PRS.ASYNCH2         | Available | Available |           |           |
| PRS.ASYNCH3         | Available | Available |           |           |
| PRS.ASYNCH4         | Available | Available |           |           |
| PRS.ASYNCH5         | Available | Available |           |           |
| PRS.ASYNCH6         |           |           | Available | Available |
| PRS.ASYNCH7         |           |           | Available | Available |
| PRS.ASYNCH8         |           |           | Available | Available |
| PRS.ASYNCH9         |           |           | Available | Available |
| PRS.ASYNCH10        |           |           | Available | Available |
| PRS.ASYNCH11        |           |           | Available | Available |
| PRS.SYNCH0          | Available | Available | Available | Available |
| PRS.SYNCH1          | Available | Available | Available | Available |
| PRS.SYNCH2          | Available | Available | Available | Available |
| PRS.SYNCH3          | Available | Available | Available | Available |
| TIMER0.CC0          | Available | Available | Available | Available |
| TIMER0.CC1          | Available | Available | Available | Available |
| TIMER0.CC2          | Available | Available | Available | Available |
| TIMER0.CDTI0        | Available | Available | Available | Available |
| TIMER0.CDTI1        | Available | Available | Available | Available |
| TIMER0.CDTI2        | Available | Available | Available | Available |
| TIMER1.CC0          | Available | Available | Available | Available |
| TIMER1.CC1          | Available | Available | Available | Available |
| TIMER1.CC2          | Available | Available | Available | Available |
| TIMER1.CDTI0        | Available | Available | Available | Available |
| TIMER1.CDTI1        | Available | Available | Available | Available |
| TIMER1.CDTI2        | Available | Available | Available | Available |
| TIMER2.CC0          | Available | Available |           |           |
| TIMER2.CC1          | Available | Available |           |           |
| TIMER2.CC2          | Available | Available |           |           |

| Peripheral.Resource |           |           | PORT      |           |
|---------------------|-----------|-----------|-----------|-----------|
|                     | PA        | РВ        | PC        | PD        |
| TIMER2.CDTI0        | Available | Available |           |           |
| TIMER2.CDTI1        | Available | Available |           |           |
| TIMER2.CDTI2        | Available | Available |           |           |
| TIMER3.CC0          |           |           | Available | Available |
| TIMER3.CC1          |           |           | Available | Available |
| TIMER3.CC2          |           |           | Available | Available |
| TIMER3.CDTI0        |           |           | Available | Available |
| TIMER3.CDTI1        |           |           | Available | Available |
| TIMER3.CDTI2        |           |           | Available | Available |
| TIMER4.CC0          | Available | Available |           |           |
| TIMER4.CC1          | Available | Available |           |           |
| TIMER4.CC2          | Available | Available |           |           |
| TIMER4.CDTI0        | Available | Available |           |           |
| TIMER4.CDTI1        | Available | Available |           |           |
| TIMER4.CDTI2        | Available | Available |           |           |
| USART0.CLK          | Available | Available | Available | Available |
| USART0.CS           | Available | Available | Available | Available |
| USART0.CTS          | Available | Available | Available | Available |
| USART0.RTS          | Available | Available | Available | Available |
| USART0.RX           | Available | Available | Available | Available |
| USART0.TX           | Available | Available | Available | Available |
| USART1.CLK          | Available | Available |           |           |
| USART1.CS           | Available | Available |           |           |
| USART1.CTS          | Available | Available |           |           |
| USART1.RTS          | Available | Available |           |           |
| USART1.RX           | Available | Available |           |           |
| USART1.TX           | Available | Available |           |           |

# 7. QFN32 Package Specifications

# 7.1 QFN32 Package Dimensions





| Dimension | Min      | Тур      | Мах   |  |
|-----------|----------|----------|-------|--|
| A         | 0.80     | 0.85     | 0.90  |  |
| A1        | 0.00     | 0.02     | 0.05  |  |
| A3        | 0.20 REF |          |       |  |
| b         | 0.15     | 0.20     | 0.25  |  |
| D         | 3.90     | 4.00     | 4.10  |  |
| E         | 3.90     | 4.00     | 4.10  |  |
| D2        | 2.60     | 2.70     | 2.80  |  |
| E2        | 2.60     | 2.70     | 2.80  |  |
| е         |          | 0.40 BSC |       |  |
| L         | 0.20     | 0.30     | 0.40  |  |
| К         | 0.20     | _        |       |  |
| R         | 0.075    | _        | 0.125 |  |
| ааа       |          | 0.10     |       |  |
| bbb       |          | 0.07     |       |  |
| ссс       |          | 0.10     |       |  |
| ddd       | 0.05     |          |       |  |
| eee       | 0.08     |          |       |  |
| fff       | 0.10     |          |       |  |
| Note:     |          |          |       |  |

## Table 7.1. QFN32 Package Dimensions

Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 7.2 QFN32 PCB Land Pattern



Figure 7.2. QFN32 PCB Land Pattern Drawing

# Table 7.2. QFN32 PCB Land Pattern Dimensions

| Dimension | Тур  |
|-----------|------|
| L         | 0.76 |
| W         | 0.22 |
| e         | 0.40 |
| S         | 3.21 |
| S1        | 3.21 |
| L1        | 2.80 |
| W1        | 2.80 |

# Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This Land Pattern Design is based on the IPC-7351 guidelines.

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

5. The stencil thickness should be 0.101 mm (4 mils).

6. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads.

7. A 2x2 array of 1.10 mm x 1.10 mm openings on a 1.30 mm pitch can be used for the center ground pad.

8. A No-Clean, Type-3 solder paste is recommended.

9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

10. Above notes and stencil design are shared as recommendations only. A customer or user may find it necessary to use different parameters and fine tune their SMT process as required for their application and tooling.

#### 7.3 QFN32 Package Marking





The package marking consists of:

- FFFF The product family codes.
  - 1. Family Code (B | M | F)
  - 2. G (Gecko)
  - 3. Series (2)
  - 4. Device Configuration (1, 2, 3, ...)
- PPPPPP The product option codes.
  - 1-2. MCU Feature Codes
  - 3-4. Radio Feature Codes
  - 5. Flash (J = 1024k | I = 768k | H = 512k | W= 352k | G = 256k | F = 128k)
  - 6. Temperature grade (G = -40 to 85 °C | I = -40 to 125 °C )
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.

# 8. QFN40 Package Specifications

# 8.1 QFN40 Package Dimensions



Figure 8.1. QFN40 Package Drawing

| Dimension | Min   | Тур      | Мах  |  |  |
|-----------|-------|----------|------|--|--|
| A         | 0.80  | 0.85     | 0.90 |  |  |
| A1        | 0.00  | 0.02     | 0.05 |  |  |
| A3        |       |          |      |  |  |
| b         | 0.15  | 0.20     | 0.25 |  |  |
| D         | 4.90  | 5.00     | 5.10 |  |  |
| E         | 4.90  | 5.00     | 5.10 |  |  |
| D2        | 3.55  | 3.70     | 3.85 |  |  |
| E2        | 3.55  | 3.70     | 3.85 |  |  |
| е         |       | 0.40 BSC |      |  |  |
| L         | 0.30  | 0.40     | 0.50 |  |  |
| К         | 0.20  | —        | —    |  |  |
| R         | 0.075 | —        | —    |  |  |
| ааа       |       | 0.10     |      |  |  |
| bbb       |       | 0.07     |      |  |  |
| ССС       |       | 0.10     |      |  |  |
| ddd       |       | 0.05     | 0.05 |  |  |
| eee       | 0.08  |          |      |  |  |
| fff       | 0.10  |          |      |  |  |
| Note:     |       |          |      |  |  |

## Table 8.1. QFN40 Package Dimensions

Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

5. Package external pad (epad) may have pin one chamfer.

## 8.2 QFN40 PCB Land Pattern



Figure 8.2. QFN40 PCB Land Pattern Drawing

| Dimension | Тур  |
|-----------|------|
| S1        | 4.25 |
| S         | 4.25 |
| L1        | 3.85 |
| W1        | 3.85 |
| e         | 0.40 |
| W         | 0.22 |
| L         | 0.74 |
| R         | 0.11 |

Тур

| Mada.  |
|--------|
| NOTE:  |
| 11010. |

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This Land Pattern Design is based on the IPC-7351 guidelines.

Dimension

3. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

4. The stencil thickness should be 0.101 mm (4 mils).

- 5. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads.
- 6. A 3x3 array of 0.90 mm square openings on a 1.20 mm pitch can be used for the center ground pad.
- 7. A No-Clean, Type-3 solder paste is recommended.
- 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

9. Above notes and stencil design are shared as recommendations only. A customer or user may find it necessary to use different parameters and fine tune their SMT process as required for their application and tooling.

#### 8.3 QFN40 Package Marking



Figure 8.3. QFN40 Package Marking

The package marking consists of:

- FFFF The product family codes.
  - 1. Family Code (B | M | F)
  - 2. G (Gecko)
  - 3. Series (2)
  - 4. Device Configuration (1, 2, 3, ...)
- PPPPPP The product option codes.
  - 1-2. MCU Feature Codes
  - 3-4. Radio Feature Codes
  - 5. Flash (J = 1024k | I = 768k | H = 512k | W= 352k | G = 256k | F = 128k)
  - 6. Temperature grade (G = -40 to 85 °C | I = -40 to 125 °C )
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.

# 9. Revision History

# **Revision 1.3**

June, 2024

- Added Figure 2.1 Ordering Code Key on page 4.
- Added 4.9 Boot Timing
- Added Table 3.1 Secure Vault Features on page 12.
- Updated the test conditions for gain error in Table 4.28 Analog to Digital Converter (IADC) on page 50.

# **Revision 1.2**

August 2022

- Updated max voltage on HFXO pins in Table 4.1 Absolute Maximum Ratings on page 19.
- Added CLKIN & DLLREFCLK max to 4.3 General Operating Conditions.
- Added flash erase cycles and data retention information to Table 4.9 Flash Characteristics on page 32.
- Corrected unit for wake-up time from EM1 from AHB Clock to HCLKs in Table 4.10 Energy Mode Wake-up and Entry Times on page 33.
- Updated RF tuning frequency range in Table 4.13 RF Transmitter General Characteristics for the 2.4 GHz Band on page 36 and Table 4.17 RF Receiver General Characteristics for the 2.4 GHz Band on page 40.
- Added startup time footnote in Table 4.21 High Frequency Crystal Oscillator on page 44 regarding programmable TIMEOUTSTEA-DY delay.
- Updated typical clock out current for HFRCODPLL in Table 4.23 High Frequency RC Oscillator (HFRCO) on page 46.
- Added input sampling capacitance for 3X gain, added ADC clock limitations for 2X, 3X and 4X gain, added input sampling frequency, and updated footnote in Table 4.28 Analog to Digital Converter (IADC) on page 50.
- Corrected footnote to indicate measurements are based on I/O supply in Table 4.34 USART SPI Main Timing, Voltage Scaling = VSCALE2 on page 57, Table 4.35 USART SPI Main Timing, Voltage Scaling = VSCALE1 on page 57, Table 4.36 USART SPI Secondary Timing, Voltage Scaling = VSCALE2 on page 58, and Table 4.37 USART SPI Secondary Timing, Voltage Scaling = VSCALE1 on page 59.
- Consolidated Table 6.3 GPIO Alternate Function Table on page 74 displaying support for dedicated functions across the different package options.
- Updated Figure 7.1 QFN32 Package Drawing on page 79 with optional pin shapes to reflect multiple assembly sites.
- Updated 8.3 QFN40 Package Marking.
- Minor formatting and styling updates, including TOC locations and boilerplate information throughout document.

# Revision 1.1

June 2021

- Updated lowest energy mode for I2C0, IADC0 and EUART0 to EM3 in 3.13 Configuration Summary.
- Added footnote for crystal load capacitance with Gain=2 test condition in 4.12.2 Low Frequency Crystal Oscillator.
- Added timing specification for RESETn low time in 4.13 GPIO Pins (3V GPIO pins).
- Added IADC 16 bit typical resolution and updated footnote in 4.14 Analog to Digital Converter (IADC).
- Corrected clock reference to PCLK in 4.18 USART SPI Main Timing and 4.19 USART SPI Secondary Timing.
- Added note regarding flexible power supply connections and additional application circuit in 5.1 Power.
- · Corrected by removal IADC0.VREFN pinout from 6.3 Alternate Function Table; IADC0.VREFN connected internally to ground.
- Added documentation of chamfered pin 1 and oval land pattern in 8.1 QFN40 Package Dimensions.
- · Replaced select terms with inclusive lexicon.
- Minor formatting and styling updates, including TOC locations and boilerplate information throughout document.

# **Revision 1.0**

June, 2020

- · 3.7.2 Cryptographic Accelerator: Removed text referencing DPA.
- · 3.7.4 Secure Debug with Lock/Unlock: Removed text referencing Secure Element.
- 4.1 Electrical Characteristics:
  - · Expanded Power Supply Pin Dependencies section to include more details and restrictions on DECOUPLE.
  - · Finalized remaining MIN / MAX specifications according to characterization and qualification results.
  - Corrected 2GFSK Bit Error Rate conditions for sensitivity measurements with 255 byte payload.
  - Added GPIO hysteresis specification.
  - Updated DCDC lifetime condition guideance in 4.4.1 DC-DC Operating Limits.
- · Expanded IADC descriptions to include information at higher oversampling ratios and added typical performance curve.

## **Revision 0.5**

February, 2020

- 1. Feature List: Updated list slightly to highlight different features.
- Expanded 3.7 Security Features section and corrected security details.
- Added 3.9.2 Voltage Scaling section.
- 4.1 Electrical Characteristics:
  - · Additional characterization results and test limits added where available.
  - · Removed thermistor driver specification table until full software support becomes available.
- · Removed references to TQFN32 package.
- Updated 5.2 RF Matching Networks section with recommended match values.
- Updated 8.3 QFN40 Package Marking with mark details.

# **Revision 0.4**

December, 2019

- · Corrected temperature range in Feature List to -40 to 85 C.
- 4.1 Electrical Characteristics:
  - · Added detailed lifetime information to DC-DC specifications section.
  - · Additional characterization results and preliminary test limits added where available.
- Added DC-DC efficiency plots and updated supply current plots to 4.21 Typical Performance Curves.

# **Revision 0.3**

October, 2019

- In the front page block diagram, updated the lowest energy mode for LETIMER.
- Updated 3.5.2 Low Energy Timer (LETIMER) lowest energy mode.
- 1. Feature List updated with additional security details.
- 2. Ordering Information:
  - OPN numbering changes for security grade differentiator.
- 4.1 Electrical Characteristics:
  - · Additional characterization results and preliminary test limits added where available.
  - Corrected maximum clock speed details in General Operating Conditions Table.
  - · Removed specification lines with 3 dBm output power conditions from RF transmit tables.
  - Removed DECOUPLE BOD table.
  - · Added timing diagrams and specifications for PDM and USART SPI.
- Added 4.21 Typical Performance Curves.

# Revision 0.2

July, 2019

- 2. Ordering Information: Updated to include revsion C part numbers, corrected memory size.
- 4.1 Electrical Characteristics: Added early silicon characterization data to several tables, and refined specification conditions.
- 4.1 Electrical Characteristics: Added flash electrical characteristics table.
- 4.1 Electrical Characteristics: Removed specifications and tables corresponding to 125 kbps and 500 kbps 2GFSK operation.
- Minor wording edits for System Overview sections.
- Added pinout for QFN32 package.

# **Revision 0.1**

April, 2019

Initial release.

# **Simplicity Studio**

One-click access to MCU and wireless tools, documentation, software, source code libraries & more. Available for Windows, Mac and Linux!



www.silabs.com/IoT



www.silabs.com/simplicity



www.silabs.com/quality



Support & Community www.silabs.com/community

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs product shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Lab

#### **Trademark Information**

Silicon Laboratories Inc.<sup>®</sup>, Silicon Laboratories<sup>®</sup>, Silicon Labs<sup>®</sup>, SiLabs<sup>®</sup> and the Silicon Labs logo<sup>®</sup>, Bluegiga<sup>®</sup>, Bluegiga Logo<sup>®</sup>, EFM<sup>®</sup>, EFM32<sup>®</sup>, EFR, Ember<sup>®</sup>, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Redpine Signals<sup>®</sup>, WiSeConnect, n-Link, EZLink<sup>®</sup>, EZRadio<sup>®</sup>, EZRadio<sup>®</sup>, Gecko<sup>®</sup>, Gecko OS, Gecko OS Studio, Precision32<sup>®</sup>, Simplicity Studio<sup>®</sup>, Telegesis, the Telegesis Logo<sup>®</sup>, USBXpress<sup>®</sup>, Zentri, the Zentri logo and Zentri DMS, Z-Wave<sup>®</sup>, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

# www.silabs.com