

# EFR32 Wireless Gecko EFR32MG21 Errata



This document contains information on the EFR32MG21 errata. The latest available revision of this device is revision C.

Errata that have been resolved remain documented and can be referenced for previous revisions of this device.

The device data sheet explains how to identify the chip revision, either from the package marking or electronically.

Errata effective date: August, 2023.

# 1. Errata Summary

The table below lists all known errata for the EFR32MG21 and all unresolved errata of the EFR32MG21.

Table 1.1. Errata Overview

| Designator | Title/Problem                                                                                       | Workaround<br>Exists | Exists on Revision: |   |   |
|------------|-----------------------------------------------------------------------------------------------------|----------------------|---------------------|---|---|
|            |                                                                                                     |                      | Α                   | В | С |
| CUR_E301   | AVDD/IOVDD to DVDD Leakage Current                                                                  | Yes                  | Х                   | _ | _ |
| CUR_E304   | Higher Than Expected EM2/EM3 Current                                                                | No                   | _                   | _ | Х |
| GPIO_E301  | GPIO_PORTA_MODEL_MODE2 Write Affects SWDIO Pin During Active Debug                                  | Yes                  | Х                   | _ | _ |
| GPIO_E302  | Increased Leakage Current When EM4WU Pins Are Enabled and the Pin State Is High                     | Yes                  | Х                   | Х | Х |
| HFXO_E301  | HFXO DISONDEMAND and FORCEEN Can Cause Device to Hang                                               | Yes                  | Х                   | Х | х |
| I2C_E301   | New Transfer Ignored if Bus Idle Timeout Occurs Between Start Detection and the Falling Edge of SCL | Yes                  | Х                   | _ | _ |
| I2C_E302   | Follower Holds SCL Low After Losing Arbitration                                                     | Yes                  | Х                   | _ | _ |
| I2C_E303   | I2C Fails to Indicate New Incoming Data                                                             | Yes                  | Х                   | Х | х |
| IADC_E301  | Delta Sigma Modulator is Disabled in KEEPWARM Mode                                                  | Yes                  | Х                   | _ | _ |
| IADC_E302  | EM23ABORTERROR Interrupt Does Not Work                                                              | No                   | Х                   | _ | _ |
| IADC_E303  | Input Change Missed After Adjacent GND Conversions                                                  | No                   | Х                   | _ | _ |
| IADC_E304  | Possible Data Loss in EM2/EM3                                                                       | Yes                  | Х                   | Х | Х |
| IADC_E306  | Changing Gain During a Scan Sequence Causes an Erroneous IADC Result                                | Yes                  | Х                   | Х | Х |
| IADC_E307  | Immediate Conversion When Enabling IADC Configured for PRS Trigger                                  | Yes                  | Х                   | х | Х |
| LFXO_E301  | LFXO Minimum Load Capacitance                                                                       | Yes                  | _                   | _ | Х |
| RADIO_E301 | Improper TX and RX Operation at High Temperature                                                    | Yes                  | Х                   | Х | Х |
| RADIO_E308 | Low Output Power for 20 dBm Power Amplifier at High Temperature                                     | No                   | _                   | _ | Х |
| TIMER_E301 | Continuous Overflow and Underflow Interrupts in Quadrature Counting Mode                            | Yes                  | Х                   | х | Х |
| USART_E301 | Possible Data Transmission on Wrong Edge in Synchronous Mode                                        | Yes                  | Х                   | х | Х |
| USART_E302 | Additional SCLK Pulses Can Be Generated in USART Synchronous Mode                                   | Yes                  | Х                   | х | Х |
| USART_E303 | USART DMA Transactions Fail with Slow Peripheral Clocks                                             | Yes                  | Х                   | _ | _ |
| USART_E304 | PRS Transmit Unavailable in Synchronous Secondary Mode                                              | No                   | Х                   | Х | Х |
| WDOG_E301  | Clear Command is Lost Upon EM2 Entry                                                                | Yes                  | Х                   | Х | Х |

# 2. Current Errata Descriptions

## 2.1 CUR\_E304 - Higher Than Expected EM2/EM3 Current

## Description of Errata

Current consumption in EM2 and EM3 is higher than the data sheet specification.

## Affected Conditions / Impacts

Systems operating in EM2 and EM3 will experience excess current consumption on the order of 20  $\mu$ A higher than the data sheet specification.

#### Workaround

There is currently no workaround for this issue.

#### Resolution

There is currently no resolution for this issue. The higher current number for revision C devices will be published starting with the 1.0 version of the data sheet.

#### 2.2 GPIO\_E302 – Increased Leakage Current When EM4WU Pins Are Enabled and the Pin State Is High

## Description of Errata

When any of the EM4WU pins are used with the input path enabled and the pin state is high, an extra leakage current of approximately 15 μA per pin will be observed in EM0, EM1, EM2, and EM3.

## Affected Conditions / Impacts

EM0, EM1, EM2, and EM3 current will be higher by approximately 15 μA per pin when any of the EM4WU pins are used with the input path enabled and the pin state is high.

#### Workaround

There are two workarounds for this issue:

- 1. If the input path on the pad is not required, disable the input path on that pad by setting the DINDIS or DINDISALT bits in the GPIO\_PORTx\_CTRL register. Thus, an EM4WU pin can still be used to drive an output without incurring the extra current leakage when the pin is configured as an output and DINDIS or DINDISALT is set.
- 2. If an input path is required (i.e., MODEn is any value other than DISABLED and DINDIS = 0 or DINDISALT = 0), assign it to a pin which does not have EM4 wakeup capability.

Refer to the device data sheet to determine which pins have or do not have EM4 wake-up functionality.

# Resolution

There is currently no resolution for this issue.

## 2.3 HFXO\_E301 — HFXO DISONDEMAND and FORCEEN Can Cause Device to Hang

## Description of Errata

With HFXO enabled, when DISONDEMAND is toggled from 0 to 1 followed by a system reset request, a handshake between the EMU and CMU hangs, preventing the system reset from being asserted.

## Affected Conditions / Impacts

The device will hang waiting for the EMU/CMU handshake to complete, requiring a pin reset to recover.

#### Workaround

When the HFXO is enabled, do not toggle DISONDEMAND from 0 to 1.

## Resolution

# 2.4 I2C\_E303 - I<sup>2</sup>C Fails to Indicate New Incoming Data

## Description of Errata

A race condition exists in which the  $I^2C$  fails to indicate reception of new data when both user software attempts to read data from and the  $I^2C$  hardware attempts to write data to the  $I^2C$  RXFIFO in the same cycle.

## Affected Conditions / Impacts

When this race condition occurs, the RXFIFO enters an invalid state in which both I2C\_STATUS\_RXDATAV = 0 and I2C\_STATUS\_RXFULL = 1. This causes the I<sup>2</sup>C to discard new incoming data bytes because RXFULL = 1 and would otherwise prevent user software from reading last byte written by the I<sup>2</sup>C hardware to RXFIFO because RXDATAV = 0.

#### Workaround

User software can recognize and clear this invalid RXDATAV = 0 and RXFULL = 1 condition by performing a dummy read of the RXFIFO (I2C\_RXDATA). This restores the expected RXDATAV = 1 and RXFULL = 0 condition. The dummy read also sets the RXU-FIF flag bit, which should be ignored and cleared. The data from this read can be discarded, and user software can now read the last byte written by the I<sup>2</sup>C hardware to the RXFIFO (the byte which caused the invalid RXDATAV = 0 and RXFULL = 1 condition).

No data will be lost as long as user software completes this recovery procedure (performing the dummy read and then reading the remaining valid byte in the RXFIFO) before the I<sup>2</sup>C hardware receives the next incoming data byte.

#### Resolution

There is currently no resolution for this issue.

## 2.5 IADC\_E304 - Possible Data Loss in EM2/EM3

## Description of Errata

When the IADC wakes from EM2 or EM3 and generates conversion results that the LDMA transfers to RAM, it is possible under very rare circumstances to lose data when the ratio of the bus clock (HCLK) is slow compared to the prescaled IADC clock (ADC\_CLK).

## Affected Conditions / Impacts

Data from IADC conversions in these cases can potentially be lost due to FIFO overflow.

#### Workaround

To prevent data loss when the IADC awakens from EM2 or EM3 and performs conversions that are serviced by the LDMA before reentering the low-energy state, make sure that:

- the rate at which the IADC takes samples in EM2 or EM3 is less than or equal to 125 kHz (samples are taken no faster than every 8 μs), and
- the frequency of the HCLK (bus clock) is at least four times the frequency of the IADCCLK.

## Resolution

## 2.6 IADC\_E306 - Changing Gain During a Scan Sequence Causes an Erroneous IADC Result

# Description of Errata

Differences in the ANALOGGAIN setting within multiple IADC\_CFGx groups during a scan sequence introduces a transient condition that may result in an inaccurate IADC conversion.

## Affected Conditions / Impacts

The result of the IADC scan measurement may not match the expected result for the voltage present on the pin during the conversion.

#### Workaround

Both 1 and 2 shown below must be implemented.

- 1. If there is a difference in the ANALOGGAIN setting between IADC\_CFGx groups during a scan sequence, the IADC\_SCHEDx clock prescaler must also change to an appropriate setting. This forces a warmup state (5 µs delay) in between ANALOGGAIN changes. Note that the same IADC\_SCHEDx clock prescaler value may be an appropriate setting for both ANALOGGAIN settings, but to force the warmup delay, the IADC\_SCHEDx must have different values.
- 2. The first and last entry of a scan group should use IADC\_CFG0, which is the default configuration of the IADC at the start and end of a scan conversion sequence. If CONFIG1 is used at the start and end of the scan group, erronous IADC results may occur.

#### Resolution

There is currently no resolution for this issue.

## 2.7 IADC E307 - Immediate Conversion When Enabling IADC Configured for PRS Trigger

## Description of Errata

When PRSPOS is selected as the single or scan conversion trigger and the PRS input is high, a conversion is immediately triggered on enabling the IADC (writing 1 to IADC\_EN\_EN). When PRSNEG is selected as the single or scan conversion trigger and the PRS input is low, a conversion is immediately triggered on enabling the IADC.

## Affected Conditions / Impacts

A conversion will occur immediately after enabling the IADC in the described configuration.

## Workaround

There are multiple workarounds for this issue:

- 1. When using the PRSPOS trigger configuration, make sure the PRS input is low when enabling the IADC.
- 2. When using the PRSNEG trigger configuration, make sure the PRS input is high when enabling the IADC.
- 3. If the IADC is enabled when the PRSPOS trigger is selected and the PRS input is high, throw away the first conversion.
- 4. If the IADC is enabled when the PRSNEG trigger is selected and the PRS input is low, throw away the first conversion.

## Resolution

## 2.8 LFXO\_E301 — LFXO Minimum Load Capacitance

## Description of Errata

LFXO minimum load capacitance (C<sub>L</sub>) is higher than the datasheet specification.

#### Affected Conditions / Impacts

LFXOs with a load capacitance specification of less than 6 pF may not start or may have long startup times, notably when operating at higher temperatures.

## Workaround

Select LFXOs with a load capacitance specification of at least 6 pF ( $C_L \ge 6$  pF) and operate the LFXO at a maximum temperature of 125 °C.

## Resolution

There is currently no resolution for this issue. The higher load capacitance for revision C devices will be published starting with the 1.0 version of the data sheet.

# 2.9 RADIO\_E301 - Improper TX and RX Operation at High Temperature

# Description of Errata

Some radio transceivers may fail to lock to the correct RF frequency at high operating temperatures when using Gecko SDK prior to Gecko SDK v2.5.4.

# Affected Conditions / Impacts

Devices using Gecko SDK prior to v2.5.4 at high operating temperatures may be unable to lock to the desired RF frequency. This may cause errors in the TX/RX frequency or an inability to transmit or receive data.

#### Workaround

Customers should use firmware provided in Gecko SDK v2.5.4 or later for proper TX/RX operation.

#### Resolution

There is currently no resolution for this issue.

## 2.10 RADIO\_E308 - Low Output Power for 20 dBm Power Amplifier at High Temperature

# Description of Errata

When operating at higher temperatures (85 °C to 125 °C), the output power of the 20 dBm PA is lower than expected.

## Affected Conditions / Impacts

Systems operating from 85 °C to 125 °C will experience a lower output power of the 20 dBm PA on the order of 0.5 dB lower than the data sheet specification.

## Workaround

There is currently no workaround for this issue.

#### Resolution

There is currently no resolution for this issue. The lower output power for revision C devices will be published starting with the 1.0 version of the data sheets.

# 2.11 TIMER\_E301 — Continuous Overflow and Underflow Interrupts in Quadrature Counting Mode

## Description of Errata

When the TIMER is configured to operate in quadrature decoder mode with the overflow interrupt enabled and the counter value (TIM-ER\_CNT) reaches the top value (TIMER\_TOP), the overflow interrupt is requested contiunously even if the interrupt flag (TIM-ER\_IF\_OF) is cleared. Similarly, if the underflow interrupt is enabled and the counter value reaches zero, the underflow interrupt is requested contiunously even if the interrupt flag (TIMER\_IF\_UF) is cleared. Only after the counter value has incremented or decremented so that the overflow or underflow condition no longer applies can the interrupt be cleared.

## Affected Conditions / Impacts

Because the counter is clocked by its CC0 and CC1 inputs in quadrature decoder mode and not the prescaled HFPERCLK, overflow and underflow events remain latched as long TIMER\_CNT remains at the value that triggered the overflow or underflow condition. Until the counter is no longer in the overflow or underflow condition, it is not possible to clear the associated interrupt flag.

## Workaround

Short of disabling the relevant interrupts, the simplest workaround is to manually increment or decrement TIMER\_CNT so that the overflow or underflow condition no longer exists. Insert the following or similar code in the interrupt handler for the timer in question (TIMER0 in this case) to do this:

```
uint32 intflags = TIMER_IntGet(TIMER0);

if (intFlags & TIMER_IEN_OF)
   TIMER0->CNT += 1;

if (intFlags & TIMER_IEN_UF)
   TIMER0->CNT -= 1;
```

It may be necessary for firmware to account for this adjustment in calculations that include the counter value.

## Resolution

# 2.12 USART\_E301 — Possible Data Transmission on Wrong Edge in Synchronous Mode

## Description of Errata

The first bit of the new data word is incorrectly transmitted on the leading clock edge of the subsequent data bit and not the trailing clock edge of the current data bit if the USART is configured to operate in synchronous mode with

- 1. USART\_CLKDIV\_DIV = 0 (clock = fHFPERCLK ÷ 2),
- 2. USART CTRL CLKPHA = 0,
- 3. USART TIMING CSHOLD = 1 and
- 4. Data is loaded into the transmit FIFO (say, by the LDMA) at the exact same time as the USART state machine begins to insert the requested one bit time extension of the chip select hold time (USART\_TIMING\_CSHOLD = 1).

## Affected Conditions / Impacts

Reception of each data bit by the secondary is tied to a specific clock edge. Therefore, the late transmission by the main of the first bit of a word may cause the secondary to receive the incorrect data, especially if the data setup time for the secondary approaches or exceeds one half the shift clock period.

#### Workaround

Because there is no way to specifically time a write to the transmit FIFO such that it does not occur when the USART state machine changes state, use one of the following workarounds to avoid the risk for data corruption described above:

- Set USART CLK DIV > 0.
- Use USART\_TIMING\_CSHOLD = 0 or USART\_TIMING\_CSHOLD > 1.
- Use USART\_CTRL\_CLKPHA = 1. This option is particularly useful with SPI flash memories as many support operation in both the CLKPOL = CLKPHA = 0 and CLKPOL = CLKPHA = 1 modes.

#### Resolution

There is currently no resolution for this issue.

## 2.13 USART E302 — Additional SCLK Pulses Can Be Generated in USART Synchronous Mode

## Description of Errata

When inter-character spacing is enabled (USART\_TIMING\_ICS > 0) and USART\_CTRL\_CLKPHA = 1 in synchronous main mode, an extra clock pulse is generated after each frame transmitted except the last (that frame which when sent results in both the transmit FIFO and transmit shift register being empty).

## Affected Conditions / Impacts

The extra clock pulse generated at the end of the first frame would cause a secondary device to clock in the first bit of the next frame it expects to receive even though the USART is not yet driving that data. The secondary would lose synchronization with the main and erroneously receive all frames after the first.

#### Workaround

Do not enable inter-character spacing when CLKPHA = 1. If a delay between frames is necessary, insert one manually with a software delay loop. Data cannot be transmitted using DMA in this case.

## Resolution

## 2.14 USART\_E304 — PRS Transmit Unavailable in Synchronous Secondary Mode

## Description of Errata

When the USART is configured for synchronous secondary operation, the transmit output (MISO) is not driven if the signal is routed to a pin using the PRS producer (e.g., SOURCESEL = 0x20 and SIGSEL = 0x4 for USART0).

## Affected Conditions / Impacts

Systems cannot operate the USART in synchronous secondary mode if the PRS is used to route the transmit output to the RX (MISO) pin. Operation is not affected in main mode when the transmit output is routed to the TX (MOSI) pin using the PRS producer nor is operation affected in any mode when the GPIO\_USARTn\_RXROUTE and GPIO\_USARTn\_TXROUTE registers are used.

#### Workaround

There is currently no workaround for this issue.

#### Resolution

There is currently no resolution for this issue.

## 2.15 WDOG\_E301 - Clear Command is Lost Upon EM2 Entry

## Description of Errata

If the device enters EM2, while the clear command is still being synchronized, the watchdog counter may not be cleared as expected.

## Affected Conditions / Impacts

If the watchdog counter is not cleared as expected, the device can encounter a watchdog reset.

## Workaround

Wait for WDOG\_SYNCBUSY\_CMD to clear before entering EM2.

Note that WDOG can be clocked from one of the low-frequency clock sources and will require additional time to enter EM2 when implementing this workaround.

#### Resolution

# 3. Resolved Errata Descriptions

This section contains previous errata for EFR32MG21 devices.

For errata on the latest revision, refer to the beginning of this document. The device data sheet explains how to identify chip revision, either from package marking or electronically.

## 3.1 CUR\_E301 - AVDD/IOVDD to DVDD Leakage Current

#### Description of Errata

Leakage from AVDD or IOVDD to DVDD is present when either supply voltage is higher than DVDD.

## Affected Conditions / Impacts

When the AVDD or IOVDD supply voltage is higher than DVDD, a leakage current from AVDD or IOVDD to DVDD is present. This current has a diode-like property, such that when the voltage difference is less than 700 mV, the leakage is less than 1  $\mu$ A. If the difference is near the maximum (e.g. AVDD = 3.8 V and DVDD = 1.8 V), the leakage can be as high as 100  $\mu$ A on a typical device at room temperature. In this case, there is also as much as 50  $\mu$ A of added current from AVDD or IOVDD directly to ground.

#### Workaround

Enable the AVDD and/or IOVDD brownout detector via the EMU\_BOD3SENSE register for the supply voltage(s) that is/are higher than DVDD.

- Enable the AVDD monitor by performing a read-modify-write operation on the EMU BOD3SENSE with 0x1 as the bit mask.
- Enable the IOVDD monitor by performing a read-modify-write operation on the EMU\_BOD3SENSE with 0x6 as the bit mask.

Note that enabling the relevant brownout detector minimizes this leakage current, but it does not eliminate it completely.

#### Resolution

This issue is resolved in revision B devices.

## 3.2 GPIO\_E301 - GPIO\_PORTA\_MODEL\_MODE2 Write Affects SWDIO Pin During Active Debug

## Description of Errata

When a debugger is connected to the device, software cannot clear GPIO\_DBGROUTEPEN in order to prevent loss of communication with the host.

However, changing the GPIO\_PORTA\_MODEL\_MODE2 field, which corresponds to the SWDIO pin, to any of the wired-AND/wired-OR modes effectively disables the debugger connection.

## Affected Conditions / Impacts

Reconfiguring the SWDIO pin to a wired-AND/wired-OR output mode causes loss of debugger contact upon writing to the GPIO PORTA MODEL MODE2 field.

## Workaround

To prevent the debugger from losing its connection to the target device, do not change the state of the GPIO\_PORTA\_MOD-EL\_MODE2 field.

#### Resolution

This issue is resolved in revision B devices.

## 3.3 I2C\_E301 - New Transfer Ignored if Bus Idle Timeout Occurs Between Start Detection and the Falling Edge of SCL

## Description of Errata

If a bus idle timeout occurs between detection of a start condition and the falling edge of SCL, the start condition detection logic is defeated, causing the I<sup>2</sup>C state machine to indicate that bus is not busy (I2C\_STATE\_BUSY = 0).

## Affected Conditions / Impacts

A transfer that meets the timing conditions cited above will be missed, causing the device not to respond to the leader if it is the follower being addressed. Furthermore, because I2C\_STATE\_BUSY no longer reflects the actual state of the bus, the device can, if configured as a leader, mistakenly attempt to use the bus, thus corrupting a transfer already in progress.

## Workaround

To avoid corrupting bus activity, application software should implement the following before starting a transaction in systems where the bus timeout is used:

- · Wait for the I2C IF SSTOP flag, either by polling or by using the associated interrupt (I2C IEN SSTOP).
- Impose a system-defined delay after all transfers that are independent of the bus timeout monitor to ensure that the bus is in idle state.

When one of the above workarounds is met, the bus can be considered inactive and available for use.

#### Resolution

This issue is resolved in revision B devices.

## 3.4 I2C\_E302 - Follower Holds SCL Low After Losing Arbitration

## Description of Errata

If, while transmitting data as a follower, arbitration is lost, SCL is unintentionally held low for an indefinite period of time.

## Affected Conditions / Impacts

The winner of arbitration cannot use the bus because SCL is never released.

## Workaround

If the I<sup>2</sup>C arbitration lost flag is asserted (I2C\_IF\_ARBLOST = 1) in follower mode (I2C\_STATE\_MASTER = 0), application software needs to wait for at least one SCL high time and then issue the transmission abort command (set I2C\_CMD\_ABORT = 1), thus releasing SCL.

## Resolution

This issue is resolved in revision B devices.

## 3.5 IADC\_E301 - Delta Sigma Modulator is Disabled in KEEPWARM Mode

# Description of Errata

When IADC\_CTRL\_WARMUPMODE = KEEPWARM, the IADC delta sigma modulator is disabled between conversions.

# Affected Conditions / Impacts

Because the delta sigma modulator is disabled before conversions restart, the results will be erroneous until the usual 1 µs required for warm-up has elapsed.

#### Workaround

Do not use IADC\_CTRL\_WARMUPMODE = KEEPWARM or discard the results received during the first 1 μs of operation after restarting the converter.

## Resolution

This issue is resolved in revision B devices.

## 3.6 IADC\_E302 - EM23ABORTERROR Interrupt Does Not Work

## Description of Errata

When IADC\_IEN\_EM23ABORTERROR = 1, the IADC does not request an interrupt upon EM2 or EM3 entry when running from a clock that is not active in these energy modes.

## Affected Conditions / Impacts

There is no way for the IADC to let application software know that the system has (erroneously) entered EM2 or EM3 with a converter clock source that is now disabled.

#### Workaround

There is currently no workaround for this issue.

#### Resolution

This issue is resolved in revision B devices.

## 3.7 IADC\_E303 - Input Change Missed After Adjacent GND Conversions

## Description of Errata

If the IADC is performing a scan that includes two adjacent GND conversions (IADC\_SCAN[n]\_PORTPOS = IADC\_SCAN[n]\_PORTNEG = GND and IADC\_SCAN[n + 1]\_PORTPOS = IADC\_SCAN[n + 1]\_PORTNEG = GND) such that the configuration for one GND conversion differs from the other (e.g. IADC\_SCAN[n]\_CFG = 0 and IADC\_SCAN[n + 1]\_CFG = 1 or vice versa), the inputs for conversion [n + 2] in the sequence after the two GND conversions will not be selected.

## Affected Conditions / Impacts

Results for the first conversion after two adjacent GND conversions in a scan will be erroneous.

#### Workaround

Do not perform scans that include two adjacent GND conversions.

## Resolution

This issue is resolved in revision B devices.

# 3.8 USART\_E303 — USART DMA Transactions Fail with Slow Peripheral Clocks

## Description of Errata

USART DMA transactions will fail when the USART peripheral clock is slower than the DMA clock and IGNORESREQ is cleared to 0.

## Affected Conditions / Impacts

Systems will not be able to use the DMA with a USART running from a slow clock when IGNORESREQ is cleared to 0.

## Workaround

Use one of the following options to avoid USART DMA transaction failures:

- · Set IGNORESREQ to 1 in LDMA.
- · Do not prescale USART clock.

## Resolution

This issue is resolved in revision B devices.

# 4. Revision History

## Revision 1.0

August, 2023

- · Reverted latest revision to revision C.
- · Removed revision D.

## Revision 0.9

June, 2023

- · Updated for device revisions C and D.
- Added CUR\_E304.
- · Added IADC\_E307.
- Added LFXO\_E301.
- Added RADIO\_E308.

## Revision 0.8

November, 2022

- Updated errata description and workaround for HFXO\_E301.
- · Updated workaround for IADC\_E306.

#### Revision 0.7

March, 2022

- Updated the workaround in I2C\_E303.
- Added USART\_E304.
- Added IADC\_E306.
- · Replaced select terms with inclusive lexicon.

## Revision 0.6

August, 2020

- Added I2C\_E303.
- · Clarified the affected conditions and impacts in WDOG\_E301.

## Revision 0.5

June, 2020

- Added TIMER\_E301, USART\_E301, USART\_E302, USART\_E303 and WDOG\_E301.
- · Migrated to new errata document format.

# Revision 0.4

May, 2019

Added RADIO\_E301.

## Revision 0.3

April, 2019

Added GPIO\_E302 and HFXO\_E301.

# Revision 0.2

December, 2018

- · Updated for device revision B.
- Added IADC\_E303 and IADC\_E304.
- CUR\_E301, GPIO\_E301, I2C\_E301, I2C\_E302, IADC\_E301, IADC\_E302, and IADC\_E303 resolved and moved to 3. Resolved Errata Descriptions.

# Revision 0.1

May, 2018

· Initial release.





**IoT Portfolio** www.silabs.com/IoT



**SW/HW** www.silabs.com/simplicity



**Quality** www.silabs.com/quality



**Support & Community** www.silabs.com/community

## Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such unauthorized applications. Note: This content may contain offensive terminology that is now obsolete. Silicon Labs is replacing these term

## Trademark Information

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Redpine Signals®, WiSeConnect, n-Link, ThreadArch®, EZLink®, EZRadio®, EZRadio®, Cecko®, Gecko®, Gecko OS, Gecko OS Studio, Precision32®, Simplicity Studio®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA