End of Life

SL2305 CMOS Clock Buffer

Note: This device is not recommended for new designs (NRND).

The SL2305 is a low skew, low-jitter and low-power buffer designed to produce 5 clock outputs from 1 reference input(s) for high speed clock distribution applications. The product has an on-chip PLL which locks to the input clock at CLKIN and receives its feedback internally from the CLKOUT pin.

View Datasheet for all specifications View Datasheet for all specifications View Datasheet for all specifications
Specifications Summary

Inputs: 1

Outputs: 5

Frequency Min (MHz): 0

Frequency Max (MHz): 220

Additive Jitter (ps):

Zero Delay Mode: Yes

Package Type: SOIC8; TSSOP8

Title Version Resource Type
SL2305 Data Sheet 2.1 Data Sheets
PCN #1405071: 8SOIC Assembly Site Addition for ASECL for legacy SL devices Product Change Notifications (PCN)
1109084 SL Assembly Transfer to UTAC Thailand std reissue Product Change Notifications (PCN)
1110101B_Bulletin to expand OFC for ship OSEP parts Product Change Notifications (PCN)
11090810 Test to UTL std Product Change Notifications (PCN)
1304111 SL Single Die MSL Bulletin Product Change Notifications (PCN)
EOL #1404301: Legacy Devices Product Change Notifications (PCN)
Silicon Labs' Timing Solutions for Altera FPGAs by Application 1.0 Miscellaneous
SL2305_SOIC CAD/CAE Schematic Footprints and Symbols Schematic and Layout Files
SL2305_TSSOP CAD/CAE Schematic Footprints and Symbols Schematic and Layout Files
How to Select the Right PLL-based Oscillator for Your Timing Application White Papers
DSPLL & MultiSynth Clock Architecture Enables High-Density 10/40/100G Line Card Designs White Papers
Addressing Timing Challenges in 6G-SDI Applications White Papers
Timing ICs Keep Beat with Needs of Today’s Embedded Market 1.0 White Papers
Choosing the Optimal Internal or External Clocking Solution for FPGA-Based Designs White Papers
When to Use a Clock vs. an Oscillator 1.0 White Papers
PCN #1605091: SL18860, SL18861, SL18862, SL18863 Assembly Site Addition (ASECL) Product Change Notifications (PCN)
17061678-End-Of-Life-Notification-for-Legacy-Timing-Products Product Change Notifications (PCN)
EOL #1403114: Global Foundries (GFSG) 35um and Last Time Buy (LTB) Product Change Notifications (PCN)
17051960 Relocation of Singapore Test Centre and Order Fullfillment Centre Product Change Notifications (PCN)
PB #1410022 Si53302 Si53301 v1.1 datasheet Product Change Notifications (PCN)
17062690-SL23EP04NZZx-1x-Assembly-Site-Addition-(UTL) Product Change Notifications (PCN)
EOL #1309161: SL38007 Clock Generator EOL Product Change Notifications (PCN)
PCN1308282 SL15300EZC Double Ground Wire UTACTH Product Change Notifications (PCN)
PCN #1309162: SL38X 20QFN 4x4 Silicon Clocks Assembly Test Site Change UTACTH Product Change Notifications (PCN)
SI53308 CAD/CAE Schematic Footprints and Symbols Schematic and Layout Files
SI53312 CAD/CAE Schematic Footprints and Symbols Schematic and Layout Files
時脈樹設計原則 1.0 White Papers
时钟树设计原则 1.0 White Papers
171117179-Assembly-Site-Addition-UTL3 Product Change Notifications (PCN)
Timing Jitter Primer eBook 2 White Papers
Timing Jitter Tutorial and Measurement Guide (e-book) 1 White Papers
PB #1606031: Inner Box Label Change Product Change Notifications (PCN)
AN699: FPGA Reference Clock Phase Jitter Specifications 0.1 Application Notes
Timing Solutions for Xilinx FPGAs Miscellaneous
Timing Solutions for Cavium Processors Miscellaneous
Timing Solutions for Marvell Miscellaneous
Timing Solutions for NXP/Freescale Network Processors Miscellaneous
Timing Solutions for Broadcom Switches/PHYs Miscellaneous
Timing Solutions for Intel FPGAs Miscellaneous
Standard Outerbox Label Change to Include RoHS and Halogen Free Mark Product Change Notifications (PCN)
Timing Product Selector Guide Brochures
Timing Software Version Information Software
Contact Sales Contact Sales
Close
Loading Results