Si544 Any (I2C) Frequency Ultra Low Jitter Crystal Oscillator (XO)

The Si544 is a Any (I2C) frequency ultra low jitter crystal oscillator (XO) with a typical phase jitter of 0.125 ps that supports frequencies between 0.2 and 1500 MHz.

View Datasheet for all specifications View Datasheet for all specifications View Datasheet for all specifications
Specifications Summary

Minimum Frequency (MHz): 0.2

Maximum Frequency (MHz): 1500

Selectable Frequencies: Any (I2C)

OE (active high): Pin1 or Pin2

Output Format(s): LVPECL; LVDS; HCSL; CML; CMOS; DUAL CMOS

Phase Jitter (ps): 0.125

Stability (+/- ppm): 50

Supply Voltage (V): 1.8 - 3.3

Temperature Range Min (C): -40

Temperature Range Max (C): 85

Package Size (mm): 3.2x5; 5x7

Development Tools Type
Si5xx UC Evaluation Kit Development Kits
Title Version Resource Type
Si514/70/71/98/99 Programmable Oscillator Software 5.0 Software
Reducing Development Risk in Communications Applications with High-Performance Oscillators White Papers
Release Notes for the Programmable Oscillator Software Release Notes
Si544 Data Sheet 0.5 Data Sheets
Si544 数据表 0.5 Data Sheets
Si544 データ・シート 0.5 Data Sheets
PB 1601121 Si53019-A01A Package Drawing Update in Data Sheet Product Change Notifications (PCN)
PCI Express Solutions 2 Brochures
Timing Jitter Primer eBook 2 White Papers
Timing Jitter Tutorial and Measurement Guide (e-book) 1 White Papers
AN699: FPGA Reference Clock Phase Jitter Specifications 0.1 Application Notes
TimingSoftwareVersionInfo.xml Software
Standard Outerbox Label Change to Include RoHS and Halogen Free Mark Product Change Notifications (PCN)
PB #1606031: Inner Box Label Change Product Change Notifications (PCN)
EOL #1506302 CMEMS for Si501 2 3 4 and Si50122 Product Change Notifications (PCN)
AN491: Power Supply Rejection for Low Jitter Clocks 0.2 Application Notes
AN377: Timing and Synchronization in Broadcast Video 0.1 Application Notes
Silicon Labs' Timing Solutions for Xilinx FPGAs by Application 1.0 Miscellaneous
Silicon Labs' Timing Solutions for Altera FPGAs by Application 1.0 Miscellaneous
Timing Solutions for Fox Oscillators 1.0 Miscellaneous
511_DIFF5x7 CAD/CAE Schematic Footprints and Symbols Schematic and Layout Files
How to Select the Right PLL-based Oscillator for Your Timing Application White Papers
DSPLL & MultiSynth Clock Architecture Enables High-Density 10/40/100G Line Card Designs White Papers
Addressing Timing Challenges in 6G-SDI Applications White Papers
Timing ICs Keep Beat with Needs of Today’s Embedded Market 1.0 White Papers
Choosing the Optimal Internal or External Clocking Solution for FPGA-Based Designs White Papers
When to Use a Clock vs an Oscillator 0.1 White Papers
When to Use a Clock vs. an Oscillator 1.0 White Papers
UG298: Si5xxUC-EVB 0.2 User Guides
Contact Sales Contact Sales
Close
Loading Results